An effective distributed BIST architecture for RAMs

被引:16
|
作者
Bodoni, ML [1 ]
Benso, A [1 ]
Chiusano, S [1 ]
Di Carlo, S [1 ]
Di Natale, G [1 ]
Prinetto, P [1 ]
机构
[1] Siemens Informat & Commun Networks SpA, Castelletto Settimo Milanese, I-20019 Milan, Italy
关键词
D O I
10.1109/ETW.2000.873788
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The present paper proposes a solution to the problem of testing a system containing many distributed memories of different sizes. The proposed solution relies in the development of a BIST architecture characterized by a sblgle BIST Processor, implemented as a microprogrammable machine and able to execute different test algorithms, a Wrapper for each SRAM including standard memory BIST modules, and an interface block to manage the communications between the SRAM and the BIST Processor Both area overhead and routing costs are minimized, and a scan-based approach allows full diagnostic capabilities of the faults possibly detected in the memories under test.
引用
收藏
页码:119 / 124
页数:6
相关论文
共 50 条
  • [31] A Low-Cost Pipelined BIST Scheme for Homogeneous RAMs in Multicore Chips
    Huang, Yu-Jen
    Li, Jin-Fu
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 357 - 362
  • [32] Self-adjusting output data compression: An efficient BIST technique for RAMs
    Yarmolik, VN
    Hellebrand, S
    Wunderlich, HJ
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 173 - 179
  • [33] Effective BIST for Crosstalk Faults in Interconnects
    Rudnicki, Tomasz
    Garbolino, Tomasz
    Gucwa, Krzysztof
    Hlawiczka, Andrzej
    PROCEEDINGS OF THE 2009 IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2009, : 164 - 169
  • [34] Effective Fault Isolation using Memory BIST and Logic BIST Diagnostic Techniques
    Kinger, Rakesh
    Tong, Chuck
    Chaudhry, Ayyaz
    Chowdhury, Vijay
    Sun, Wenzhen
    Deng, Hongqi
    Smith, Steve
    ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2011, : 176 - 181
  • [35] An effective BIST scheme for delay testing
    Li, XW
    Cheung, PYS
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A288 - A291
  • [36] Distributed computing architecture for effective management of multimedia streams on DPE
    Hong, CS
    Honda, S
    Kawauchi, K
    Matsushita, Y
    MULTIMEDIA TOOLS AND APPLICATIONS, 1996, 2 (03) : 233 - 252
  • [37] Low power pattern generation for BIST architecture
    Ahmed, N
    Tehranipour, MH
    Nourani, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 689 - 692
  • [38] ISO 26262 Compliant Memory BIST Architecture
    Sargsyan, David
    2017 ELEVENTH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGIES (CSIT), 2017, : 78 - 82
  • [39] An efficient BIST method for distributed small buffers
    Jone, WB
    Huang, DC
    Wu, SC
    Lee, KJ
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (04) : 512 - 515
  • [40] Performance of Low Power BIST Architecture for UART
    Thirunavukkarasu, V.
    Saravanan, R.
    Saminadan, V.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2290 - 2293