Critical Path Analysis of Two-channel Interleaved Digital MASH ΔΣ Modulators

被引:0
|
作者
Bhide, Ameya [1 ]
Alvandpour, Atila [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
来源
2013 NORCHIP | 2013年
关键词
CMOS; DAC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Implementation of wireless wideband transmitters using Delta Sigma DACs requires very high speed modulators. Digital MASH Delta Sigma modulators are good candidates for speed enhancement using interleaving because they require only adders and can be cascaded. This paper presents an analysis of the integrator critical path of two-channel interleaved Delta Sigma modulators. The bottlenecks for a high-speed operation are identified and the performance of different logic styles is compared. Static combinational logic shows the best trade-off and potential for use in such high speed modulators. A prototype 12-bit second order MASH Delta Sigma modulator designed in 65 nm CMOS technology based on this study achieves 9 GHz operation at 1 V supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Bandwidth mismatch correction for a two-channel time-interleaved A/D converter
    Satarzadeh, Patrick
    Levy, Bernard C.
    Hurst, Paul J.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1705 - 1708
  • [22] Two-channel PCM Codec for Digital Communication.
    Pfrenger, Eberhard
    Bosselmann, Wilhelm
    Navratil, Emil
    Elektronik Munchen, 1980, 29 (23): : 59 - 62
  • [23] LMS-based identification and compensation of timing mismatches in a two-channel time-interleaved analog-to-digital converter
    Saleem, Shahzad
    Vogel, Christian
    2007 NORCHIP, 2007, : 69 - 72
  • [24] Blind correction of gain and timing mismatches for a two-channel time-interleaved analog-to-digital converter: Experimental verification
    Seo, Munkyo
    Rodwell, Mark J. W.
    Madhow, Upamanyu
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3394 - +
  • [25] An Adaptive Blind Cyclic Calibration Technique for Two-Channel Frequency-Interleaved ADCs
    Song, Jinpeng
    An, Jianping
    Hu, Yu-Hen
    Zhao, Yu
    Gao, Jian
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [26] Adaptive Semiblind Calibration of Bandwidth Mismatch for Two-Channel Time-Interleaved ADCs
    Satarzadeh, Patrick
    Levy, Bernard C.
    Hurst, Paul J.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2075 - 2088
  • [27] Blind Adaptive Calibration of Timing Error for Two-Channel Time-Interleaved ADCs
    Fan, Jianjun
    Li, Qiang
    Li, Guangjun
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 233 - 236
  • [28] Joint Blind Calibration for Mixed Mismatches in Two-Channel Time-Interleaved ADCs
    Wang, Yinan
    Johansson, Hakan
    Xu, Hui
    Sun, Zhaolin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (06) : 1508 - 1517
  • [29] Calibration and Correction of Timing Mismatch Error in Two-Channel Time-Interleaved DACs
    Xu, Saihua
    Lee, Jun Wei
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [30] Two-Channel Interleaved Buck LED Driver Using Current-Balancing Capacitor
    Duc-Tuan Do
    Cha, Honnyong
    Bang Le-Huy Nguyen
    Kim, Heung-Geun
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2018, 6 (03) : 1306 - 1313