Memory system design space exploration for low-power, real-time speech recognition

被引:0
|
作者
Krishna, R [1 ]
Mahlke, S [1 ]
Austin, T [1 ]
机构
[1] Univ Michigan, Adv Comp Architecture Lab, Ann Arbor, MI 48109 USA
关键词
performance design;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The recent proliferation of computing technology has generated new interest natural I/O interface technologies such as speech recognition. Unfortunately, the computational and memory demands of such applications currently prohibit their use on low-power portable devices in anything more than their simplest forms. Previous work has demonstrated that the thread level concurrency inherent in this application domain can be used to dramatically improve performance with minimal impact on overall system energy consumption, but that such benefits are severely constrained by memory system bandwidth. This work presents a design space exploration of potential memory system architectures. A range of low-power memory organizations are considered, from conventional caching to more advanced system-on-chip implementations. We find that, given architectures able to exploit concurrency in this domain, large L2 based cache hierarchies and high bandwidth memory systems employing data stream partitioning and on-chip embedded DRAM and ROM technologies can provide much of the performance of idealized memory systems without violating the power constraints of the low-power domain.
引用
收藏
页码:140 / 145
页数:6
相关论文
共 50 条
  • [41] Low-Power Real-Time Intelligent SoCs for Smart Machines
    Kim, Youchang
    Hong, Injoon
    Park, Seongwook
    Yoo, Hoi-Jun
    [J]. 2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 247 - 252
  • [42] Real-Time Communication in Low-Power Mobile Wireless Networks
    Dezfouli, Behnam
    Radi, Marjan
    Chipara, Octav
    [J]. 2016 13TH IEEE ANNUAL CONSUMER COMMUNICATIONS & NETWORKING CONFERENCE (CCNC), 2016,
  • [43] Real-Time Low-Power FPGA Architecture for Stereo Vision
    Puglia, Luca
    Vigliar, Mario
    Raiconi, Giancarlo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (11) : 1307 - 1311
  • [44] A Low-Power Hardware Architecture for Real-Time CNN Computing
    Liu, Xinyu
    Cao, Chenhong
    Duan, Shengyu
    [J]. SENSORS, 2023, 23 (04)
  • [46] A Hypervisor Architecture for Low-Power Real-Time Embedded Systems
    Onaindia, Peio
    Poggi, Tomaso
    Azkarate-askatsua, Mikel
    Gruttner, Kim
    Fakih, Maher
    Peiro, Salvador
    Balbastre, Patricia
    [J]. 2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 252 - 259
  • [47] Low-power and Real-time Computer Vision On-chip
    Pang, Wei
    Huang, Hantao
    An, Fengwei
    Yu, Hao
    [J]. 2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 43 - 44
  • [48] Implementing Real-Time Low-Power Audio Effect with FPGA
    Moghanloo, Saman
    Ebrahimi, Behzad
    [J]. 2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 13 - 16
  • [49] Configurable low-power arrays for real-time recursive filtering
    Thomas, J
    [J]. ICSP '96 - 1996 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1996, : 170 - 173
  • [50] Evaluation of a real-time low-power cardiorespiratory sensor for the IoT
    Gatouillat, Arthur
    Massot, Bertrand
    Badr, Youakim
    Sejdic, Ervin
    Gehin, Claudine
    [J]. 2018 40TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2018, : 5382 - 5385