Lithography driven layout design

被引:2
|
作者
Garg, M [1 ]
Le Cam, L [1 ]
Gonzalez, M [1 ]
机构
[1] Philips Res Labs, Eindhoven, Netherlands
关键词
D O I
10.1109/ICVD.2005.116
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A lithography driven layout (LDL) design approach is presented The approach adds upon the conventional layout optimisation criterions to include the effects of lithographic complexity of the future IC technologies. We analyse the various tradeoffs between the design and lithographic requirements for the IC layouts. Based on this, various LDL design rules are identified that leads to a good compromise between conflicting litho and design requirements. These LDL rules goes beyond the common design for manufacturability rules as they try to reduce the mask cost and extend the lifetime of existing litho-tools. A set of standard-cell layouts designed in 65mn CMOS technology are analysed for their litho-printability. Based on this, LDL design constraints are identified which simplify lithography and have limited impact on design area. The impact of such LDL rules on the performance, cost, and litho printability of IC layouts is presented.
引用
收藏
页码:439 / 444
页数:6
相关论文
共 50 条
  • [21] Design Analog Layout Using Schematic-Driven EDA Tools
    Harahap, Robby Kurniawan
    Prasetyo, Eri
    Heruseto, Brahmantyo
    Afandi, Hamzah
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND MECHATRONICS, 2016, 34 : 69 - 72
  • [22] Impact of Lithography-friendly Circuit Layout
    Shah, Pratik
    Hu, Jiang
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 385 - 388
  • [23] Layout Decomposition Approaches for Double Patterning Lithography
    Kahng, Andrew B.
    Park, Chul-Hong
    Xu, Xu
    Yao, Hailong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (06) : 939 - 952
  • [24] Layout Decomposition Algorithms for Double Patterning Lithography
    Zhang, Xuelian
    Wu, Yuping
    Chen, Lan
    Zhang, Qi
    Shi, Weicheng
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 238 - 240
  • [25] Layout Decomposition for Quadruple Patterning Lithography and Beyond
    Yu, Bei
    Pan, David Z.
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [26] Lossless layout compression for maskless lithography systems
    Dai, V
    Zakhor, A
    EMERGING LITHOGRAPHIC TECHNOLOGIES IV, 2000, 3997 : 467 - 477
  • [27] Lithography-Friendly Analog Layout Migration
    Dong, Xuan
    Zhang, Lihong
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2137 - 2140
  • [28] On mask layout partitioning for electron projection lithography
    Tian, RQ
    Yu, RG
    Tang, XP
    Wong, DF
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 514 - 518
  • [29] Lithography-Aware Analog Layout Retargeting
    Dong, Xuan
    Zhang, Lihong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (02) : 232 - 245
  • [30] Hausdorff Distance Driven L-Shape Matching Based Layout Decomposition for E-Beam Lithography
    Sinharay, Arindam
    Roy, Pranab
    Rahaman, Hafizur
    VLSI DESIGN AND TEST, 2017, 711 : 287 - 295