Lithography driven layout design

被引:2
|
作者
Garg, M [1 ]
Le Cam, L [1 ]
Gonzalez, M [1 ]
机构
[1] Philips Res Labs, Eindhoven, Netherlands
关键词
D O I
10.1109/ICVD.2005.116
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A lithography driven layout (LDL) design approach is presented The approach adds upon the conventional layout optimisation criterions to include the effects of lithographic complexity of the future IC technologies. We analyse the various tradeoffs between the design and lithographic requirements for the IC layouts. Based on this, various LDL design rules are identified that leads to a good compromise between conflicting litho and design requirements. These LDL rules goes beyond the common design for manufacturability rules as they try to reduce the mask cost and extend the lifetime of existing litho-tools. A set of standard-cell layouts designed in 65mn CMOS technology are analysed for their litho-printability. Based on this, LDL design constraints are identified which simplify lithography and have limited impact on design area. The impact of such LDL rules on the performance, cost, and litho printability of IC layouts is presented.
引用
收藏
页码:439 / 444
页数:6
相关论文
共 50 条
  • [1] Lithography driven layout of Logic Cells for 65nm node
    Pramanik, D
    Cote, M
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING, 2003, : 126 - 134
  • [2] Towards nanoimprint lithography-aware layout design checking
    Taylor, Hayden
    Boning, Duane
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION IV, 2010, 7641
  • [3] Impact of Lithography Overlay on 0.8 Micron CMOS Layout Design Rules
    Meesapawong, P.
    Chaowicharat, E.
    Sonboonton, R.
    Latthidech, J.
    ECTI-CON 2008: PROCEEDINGS OF THE 2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2008, : 773 - 776
  • [4] Advanced Nanometer Technology Analog Layout Retargeting for Lithography Friendly Design
    Dong, Xuan
    Zhang, Lihong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1262 - 1265
  • [5] A fast lithography verification framework for litho-friendly layout design
    Ban, YC
    Choi, SH
    Lee, KH
    Kim, DH
    Hong, JS
    Kim, YH
    Yoo, MH
    Kong, JT
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 169 - 174
  • [6] Layout driven synthesis or synthesis driven layout?
    Sherwani, N
    Sawkar, P
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 44 - 47
  • [7] Layout pattern-driven design rule evaluation
    Badr, Yasmine
    Ma, Ko-wei
    Gupta, Puneet
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2014, 13 (04):
  • [8] Layout Pattern-Driven Design Rule Evaluation
    Badr, Yasmine
    Ma, Ko-wei
    Gupta, Puneet
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [9] Structure end foreshortening: Lithography driven design limitations
    Schroeder, UP
    Warner, D
    OPTICAL MICROLITHOGRAPHY XIII, PTS 1 AND 2, 2000, 4000 : 974 - 981
  • [10] Design intent utilization for lithography compliance check layout refinement to improve manufacturability
    Kobayashi, Sachiko
    Ikeuchi, Atsuhiko
    Kimura, Kazunari
    Kotani, Toshiya
    Tanaka, Satoshi
    Kyoh, Suigen
    Maeda, Shimon
    Inoue, Soichi
    2011 INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING (ISSM) AND E-MANUFACTURING AND DESIGN COLLABORATION SYMPOSIUM (EMDC), 2011,