Low-Distortion Wideband Delta-Sigma ADCs With Shifted Loop Delays

被引:9
|
作者
Meng, Xin [1 ]
Zhang, Yi [1 ]
He, Tao [1 ]
Temes, Gabor C. [1 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
基金
美国国家科学基金会;
关键词
Cascaded integrators; delta-sigma modulator; low-distortion; noise-coupled; shifted loop delays; DESIGN TECHNIQUES;
D O I
10.1109/TCSI.2014.2362972
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents several novel low-power low-distortion Delta Sigma modulator topologies with shifted loop delays. Both single-sampled and double-sampled modulators are discussed. The proposed architectures can relax the critical timing for quantization and for dynamic element matching. A delay-free integrator in the last stage is used to perform the active summation, hence eliminating the active adder. The reduced input swing of the last integrator relaxes the OTA's requirements. The proposed topology simplifies the feed-forward paths, and saves power consumption and capacitor area. Noise-coupled technique can also be utilized to enhance the noise shaping. To verify the effect of the proposed topology, single- and double-sampled third-order Delta Sigma modulators with and without noise coupling were analyzed and simulated.
引用
收藏
页码:376 / 384
页数:9
相关论文
共 50 条
  • [31] Systematic design exploration of delta-sigma ADCs
    Bajdechi, O
    Gielen, GE
    Huijsing, JH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) : 86 - 95
  • [32] Noise-Coupled Delta-Sigma ADCS
    Lee, Kyehyung
    Temes, Gabor C.
    ANALOG CIRCUIT DESIGN: ROBUST DESIGN, SIGMA DELTA CONVERTERS, RFID, 2011, : 107 - +
  • [33] The design of a low-distortion sigma-delta ADC for WLAN standards
    Rusu, A
    González, DRD
    Ismail, M
    Tenhunen, H
    ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 151 - 154
  • [34] Wideband topology for delta-sigma modulators
    Steensgaard, J., 1600, Institute of Electrical and Electronics Engineers Inc., United States (05):
  • [35] A Single Opamp Third-Order Low-Distortion Delta-Sigma Modulator with SAR Quantizer Embedded Passive Adder
    Chao, I-Jen
    Hou, Ching-Wen
    Liu, Bin-Da
    Chang, Soon-Jyh
    Huang, Chun-Yueh
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (06) : 526 - 537
  • [36] Design Techniques for Discrete-Time Delta-Sigma ADCs with Extra Loop Delay
    Wang, Yan
    Temes, Gabor C.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2159 - 2162
  • [37] A dynamic element matching technique for reduced-distortion multibit quantization in delta-sigma ADCs
    Fogleman, E
    Galton, I
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (02): : 158 - 170
  • [38] Low-Power Switched-Capacitor Integrator for Delta-Sigma ADCs
    Wang, Tao
    Temes, Gabor C.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 493 - 496
  • [39] Design Strategies and Architectures for Ultra-Low-Voltage Delta-Sigma ADCs
    Benvenuti, Lorenzo
    Catania, Alessandro
    Manfredini, Giuseppe
    Ria, Andrea
    Piotto, Massimo
    Bruschi, Paolo
    ELECTRONICS, 2021, 10 (10)
  • [40] A dynamic element matching technique for reduced-distortion multibit quantization in delta-sigma ADCS
    Fogleman, E
    Galton, I
    Jensen, H
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 290 - 293