Towards Optimal Topology Aware Quantum Circuit Synthesis

被引:45
|
作者
Davis, Marc G. [1 ]
Smith, Ethan [1 ]
Tudor, Ana [1 ]
Sen, Koushik [1 ]
Siddiqi, Irfan [1 ]
Iancu, Costin [2 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
[2] Lawrence Berkeley Natl Lab, Berkeley, CA USA
关键词
CLIFFORD;
D O I
10.1109/QCE49297.2020.00036
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
We present an algorithm for compiling arbitrary unitaries into a sequence of gates native to a quantum processor. As CNOT gates are error-prone for the foreseeable Noisy-Intermediate-Scale Quantum devices era, our A* inspired algorithm minimizes their count while accounting for connectivity. We discuss the formulation of synthesis as a search problem as well as an algorithm to find solutions. For a workload of circuits with complexity appropriate for the NISQ era, we produce solutions well within the best upper bounds published in literature and match or exceed hand tuned implementations, as well as other existing synthesis alternatives. In particular, when comparing against state-of-the-art available synthesis packages we show 2.4x average (up to 5.3x) reduction in CNOT count. We also show how to re-target the algorithm for a different chip topology and native gate set while obtaining similar quality results. We believe that tools like ours can facilitate algorithmic exploration and guide gate set discovery for quantum processor designers, as well as being useful for optimization in the quantum compilation tool-chain.
引用
收藏
页码:223 / 234
页数:12
相关论文
共 50 条
  • [21] Exploiting Symmetries in Optimal Quantum Circuit Design
    Delft Institute of Applied Mathematics, Delft University of Technology, Netherlands
    不详
    arXiv,
  • [22] Circuit Topology-Aware Vaccination-Based Hardware Trojan Detection
    Hassan, Rakibul
    Meng, Xingyu
    Basu, Kanad
    Dinakarrao, Sai Manoj Pudukotai
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (09) : 2852 - 2862
  • [23] Towards optimal transport for quantum densities
    Caglioti, Emanuele
    Golse, Francois
    Paul, Thierry
    ANNALI DELLA SCUOLA NORMALE SUPERIORE DI PISA-CLASSE DI SCIENZE, 2023, 24 (04) : 1981 - 2045
  • [24] Towards the optimal dynamic size-aware dispatching
    Hyytia, Esa
    Righter, Rhonda
    PERFORMANCE EVALUATION, 2024, 164
  • [25] Towards an Efficient Topology-Aware Process Mapping for Exascale Systems
    Alotaibi, Saad B.
    Elbouraey, Fathy
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2019, 19 (01): : 134 - 144
  • [26] Towards Communication Profile, Topology and Node Failure aware Process Placement
    Vardas, Ioannis
    Ploumidis, Manolis
    Marazakis, Manolis
    2020 IEEE 32ND INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING (SBAC-PAD 2020), 2020, : 241 - 248
  • [27] Optimal Topology-Aware PV Panel Floorplanning with Hybrid Orientation
    Vinco, Sara
    Macii, Enrico
    Poncino, Massimo
    PROCEEDINGS OF THE 2018 GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'18), 2018, : 491 - 494
  • [28] TOT: Topology-Aware Optimal Transport for Multimodal Hate Detection
    Zhang, Linhao
    Jin, Li
    Sun, Xian
    Xu, Guangluan
    Zhang, Zequn
    Li, Xiaoyu
    Liu, Nayu
    Liu, Qing
    Yan, Shiyao
    THIRTY-SEVENTH AAAI CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOL 37 NO 4, 2023, : 4884 - 4892
  • [29] Towards a force field via Quantum Chemical Topology
    Popelier, P.
    Rafat, M.
    Devereux, M.
    Liem, S.
    Leslie, M.
    Advances in Computational Methods in Sciences and Engineering 2005, Vols 4 A & 4 B, 2005, 4A-4B : 1251 - 1255
  • [30] OPTIMAL SYNTHESIS OF A DISTRIBUTED RC CIRCUIT
    KARNIK, AR
    COHEN, GH
    IEEE TRANSACTIONS ON CIRCUIT THEORY, 1971, CT18 (02): : 308 - &