Design for self-checking and self-timed datapath

被引:3
|
作者
Yang, JL [1 ]
机构
[1] Univ Hong Kong, Dept Elect & Elect Engn, Hong Kong, Hong Kong, Peoples R China
关键词
self-checking; asynchronous datapath; differential cascode voltage switch logic; dynamic circuits;
D O I
10.1109/VTEST.2003.1197683
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work examines the inherent self-checking property of a latch-free dynamic asynchronous Datapath (LFDAD) using differential cascode voltage switch logic (DCVSL). Consequently, a highly efficient self-checking (SC) dynamic asynchronous datapath architecture is presented. In this architecture, no hardware needs to be added to the datapath to achieve self-checking. The presented implementation is efficient in terms of speed and area and represents a new approach to fault-tolerant design.
引用
收藏
页码:417 / 422
页数:6
相关论文
共 50 条
  • [1] SELF-TIMED IS SELF-CHECKING
    DAVID, I
    GINOSAR, R
    YOELI, M
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 6 (02): : 219 - 228
  • [2] On the design of self-checking controllers with datapath interactions
    Oikonomakos, Petros
    Zwolinski, Mark
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (11) : 1423 - 1434
  • [3] Foundation of combined datapath and controller self-checking design
    Oikonomakos, P
    Zwolinski, M
    [J]. 9TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2003, : 30 - 34
  • [4] A totally self-checking dynamic asynchronous datapath
    Yang, JL
    Choy, CS
    Chan, CF
    Pun, KP
    [J]. PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 27 - 32
  • [5] High speed self-timed pipelined datapath for square rooting
    Cappuccino, G
    Cocurullo, G
    Corsonello, P
    Perri, S
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (01): : 16 - 22
  • [6] A high-efficiency strongly self-checking asynchronous datapath
    Yang, JL
    Choy, CS
    Chan, CF
    Pun, KP
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (10) : 1484 - 1491
  • [7] SELF - A SELF-TIMED SYSTEMS-DESIGN TECHNIQUE
    LAU, CH
    [J]. ELECTRONICS LETTERS, 1987, 23 (06) : 269 - 270
  • [8] DESIGN OF SELF-TIMED MULTIPLIERS - A COMPARISON
    SPARSO, J
    NIELSEN, CD
    NIELSEN, LS
    STAUNSTRUP, J
    [J]. ASYNCHRONOUS DESIGN METHODOLOGIES, 1993, 28 : 165 - 179
  • [9] DESIGN OF A SELF-CHECKING MICROPROGRAM CONTROL
    COOK, RW
    SISSON, WH
    STOREY, TF
    TOY, WN
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1973, C 22 (03) : 255 - 262
  • [10] Self-checking synchronous controller design
    Kia, SM
    Parameswaran, S
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1999, 146 (01): : 9 - 12