Complementary self-biased scheme for the robust design of CMOS/SET hybrid multi-valued logic

被引:0
|
作者
Song, KW
Lee, SH
Kim, DH
Kim, KR
Kyung, J
Baek, G
Lee, CA
Lee, JD
Park, BG
机构
[1] Seoul Natl Univ, Inter Univ Semicond Res Ctr, ISRC, Kwanak Gu, Seoul 151742, South Korea
[2] Seoul Natl Univ, Sch Elect Engn, Kwanak Gu, Seoul 151742, South Korea
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a new technique to enhance the characteristics of CMOS/SET hybrid multi-valued logic (MVL) circuits in terms of their stability and performance. A complementary self-biasing method enables the SET/CMOS logic to operate perfectly well at high temperature in which the peak-to-valley current ratio of Coulomb oscillation severely decreases. The suggested scheme is evaluated by SPICE simulation with an analytical SET model, and it is confirmed that even SETs with a large Si island can be utilized efficiently in the multi-valued logic. We demonstrate a quantizer implemented by SETs with a 90-nm-long Si island on the basis of measured device characteristics and SPICE simulation, which shows high resolution and small linearity error characteristics.
引用
收藏
页码:267 / 272
页数:6
相关论文
共 50 条
  • [1] Complementary self-biased logics based on single-electron transistor (SET)/CMOS hybrid process
    Song, KW
    Lee, YK
    Sim, JS
    Kim, KR
    Lee, JD
    Park, BG
    You, YS
    Park, JO
    Jin, YS
    Kim, YW
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2618 - 2622
  • [2] A minimum adequate set of multi-valued logic
    Daizhan Cheng
    Jun-e Feng
    Jianli Zhao
    Shihua Fu
    [J]. Control Theory and Technology, 2021, 19 : 425 - 429
  • [3] A minimum adequate set of multi-valued logic
    Cheng, Daizhan
    Feng, Jun-e
    Zhao, Jianli
    Fu, Shihua
    [J]. CONTROL THEORY AND TECHNOLOGY, 2021, 19 (04) : 425 - 429
  • [4] Design and optimization of self-biased complementary folded cascode
    Ceperic, Vladimir
    Butkovic, Zejko
    Baric, Adrijan
    [J]. CIRCUITS AND SYSTEMS FOR SIGNAL PROCESSING , INFORMATION AND COMMUNICATION TECHNOLOGIES, AND POWER SOURCES AND SYSTEMS, VOL 1 AND 2, PROCEEDINGS, 2006, : 145 - 148
  • [5] Design and testing of a CMOS Self-Biased Current Source
    Bolzan, Evandro
    Storck, Elias Buhler
    Schneider, Marcio C.
    Galup-Montoro, Carlos
    [J]. 2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 382 - 385
  • [6] A Fully Complementary and Fully Differential Self-Biased Asynchronous CMOS Comparator
    Milovanovic, Vladimir
    Zimmermann, Horst
    [J]. 2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 605 - 608
  • [7] A novel current-mode design scheme for multi-valued logic gates
    Temel, T
    Morgul, A
    [J]. 2002 23RD INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2002, : 609 - 612
  • [8] Analyses of Single-Stage Complementary Self-Biased CMOS Differential Amplifiers
    Milovanovic, Vladimir
    Zimmermann, Horst
    [J]. 2012 NORCHIP, 2012,
  • [9] 2 NOVEL FULLY COMPLEMENTARY SELF-BIASED CMOS DIFFERENTIAL-AMPLIFIERS
    BAZES, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 165 - 168
  • [10] High-speed CMOS demultiplexer with redundant multi-valued logic
    Kim, J. B.
    Ahn, S. H.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (10) : 915 - 924