Endurance Management for Resistive Logic-In-Memory Computing Architectures

被引:0
|
作者
Shirinzadeh, Saeideh [1 ]
Soeken, Mathias [2 ]
Gaillardon, Pierre-Emmanuel [3 ]
De Micheli, Giovanni [2 ]
Drechsler, Rolf [1 ,4 ]
机构
[1] Univ Bremen, Dept Math & Comp Sci, Bremen, Germany
[2] Ecole Polytech Fed Lausanne, Integrated Syst Lab, Lausanne, Switzerland
[3] Univ Utah, Elect & Comp Engn Dept, Salt Lake City, UT USA
[4] DFKI GmbH, Cyber Phys Syst, Bremen, Germany
基金
瑞士国家科学基金会; 欧盟地平线“2020”;
关键词
PHASE-CHANGE MEMORY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Resistive Random Access Memory (RRAM) is a promising non-volatile memory technology which enables modern in-memory computing architectures. Although RRAMs are known to be superior to conventional memories in many aspects, they suffer from a low write endurance. In this paper, we focus on balancing memory write traffic as a solution to extend the lifetime of resistive crossbar architectures. As a case study, we monitor the write traffic in a Programmable Logic-in-Memory (PLiM) architecture, and propose an endurance management scheme for it. The proposed endurance-aware compilation is capable of handling different trade-offs between write balance, latency, and area of the resulting PLiM implementations. Experimental evaluations on a set of benchmarks including large arithmetic and control functions show that the standard deviation of writes can be reduced by 86.65% on average compared to a naive compiler, while the average number of instructions and RRAM devices also decreases by 36.45% and 13.67%, respectively.
引用
收藏
页码:1092 / 1097
页数:6
相关论文
共 50 条
  • [31] Logic-in-Memory With a Nonvolatile Programmable Metallization Cell
    Junsangsri, Pilin
    Han, Jie
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 521 - 529
  • [32] Smart Logic-in-Memory Architecture for Low-Power Non-Von Neumann Computing
    Zanotti, Tommaso
    Puglisi, Francesco Maria
    Pavan, Paolo
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 : 757 - 764
  • [33] Improving Unipolar Resistive Switching Uniformity with Cone Shaped Conducting Filaments and Its Logic-In-Memory Application
    Gao, Shuang
    Liu, Gang
    Chen, Qilai
    Xue, Wuhong
    Yang, Huali
    Shang, Jie
    Chen, Bin
    Zeng, Fei
    Song, Cheng
    Pan, Feng
    Li, Run-Wei
    ACS APPLIED MATERIALS & INTERFACES, 2018, 10 (07) : 6453 - 6462
  • [34] Logic-In-Memory Architecture For Min/Max Search
    Vacca, Marco
    Tavva, Yaswanth
    Chattopadhyay, Anupam
    Calimera, Andrea
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 853 - 856
  • [35] Reconfigurable logic-in-memory architectures based on a two-dimensional van der Waals heterostructure device
    Xingxia Sun
    Chenguang Zhu
    Jiali Yi
    Li Xiang
    Chao Ma
    Huawei Liu
    Biyuan Zheng
    Yong Liu
    Wenxia You
    Wujun Zhang
    Delang Liang
    Qin Shuai
    Xiaoli Zhu
    Huigao Duan
    Lei Liao
    Yuan Liu
    Dong Li
    Anlian Pan
    Nature Electronics, 2022, 5 : 752 - 760
  • [36] Reconfigurable Logic-in-Memory Computing Based on a Polarity-Controllable Two-Dimensional Transistor
    Sheng, Zhe
    Dong, Jianguo
    Hu, Wennan
    Wang, Yue
    Sun, Haoran
    Zhang, David Wei
    Zhou, Peng
    Zhang, Zengxing
    NANO LETTERS, 2023, 23 (11) : 5242 - 5249
  • [37] Logic-in-memory based on an atomically thin semiconductor
    Migliato Marega, Guilherme
    Zhao, Yanfei
    Avsar, Ahmet
    Wang, Zhenyu
    Tripathi, Mukesh
    Radenovic, Aleksandra
    Kis, Andras
    NATURE, 2020, 587 (7832) : 72 - +
  • [38] Reconfigurable Logic-in-Memory Using Silicon Transistors
    Lim, Doohyeok
    Cho, Kyoungah
    Kim, Sangsig
    ADVANCED MATERIALS TECHNOLOGIES, 2022, 7 (10)
  • [39] High-Throughput Pattern Matching With CMOL FPGA Circuits: Case for Logic-in-Memory Computing
    Madhavan, Advait
    Sherwood, Tim
    Strukov, Dmitri B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (12) : 2759 - 2772
  • [40] Reconfigurable logic-in-memory architectures based on a two-dimensional van der Waals heterostructure device
    Sun, Xingxia
    Zhu, Chenguang
    Yi, Jiali
    Xiang, Li
    Ma, Chao
    Liu, Huawei
    Zheng, Biyuan
    Liu, Yong
    You, Wenxia
    Zhang, Wujun
    Liang, Delang
    Shuai, Qin
    Zhu, Xiaoli
    Duan, Huigao
    Liao, Lei
    Liu, Yuan
    Li, Dong
    Pan, Anlian
    NATURE ELECTRONICS, 2022, 5 (11) : 752 - +