An RDL-First Fan-Out Panel-Level Package for Heterogeneous Integration Applications

被引:7
|
作者
Lin, Yu-Min [1 ,2 ]
Wu, Sheng-Tsai [1 ]
Wang, Chun-Min [3 ]
Lee, Chia-Hsin [2 ,4 ]
Huang, Shin-Yi [1 ]
Lin, Ang-Ying [1 ]
Chang, Tao-Chih [1 ]
Lin, Puru Bruce [3 ]
Ko, Cheng-Ta [3 ]
Chen, Yu-Hua [3 ]
Su, Jay [4 ]
Liu, Xiao [4 ]
Prenger, Luke [4 ]
Chen, Kuan-Neng [1 ,2 ]
机构
[1] Ind Technol Res Inst, Elect & Optoelect Syst Res Labs, Hsinchu, Taiwan
[2] Natl Chiao Tung Univ, Hsinchu, Taiwan
[3] Unimicron Technol Corp, Taoyuan, Taiwan
[4] Brewer Sci Inc, Brewer Sci Taiwan, Taipei, Taiwan
关键词
Fan-out panel-level packaging; FO-WLP; Process development; finite element analysis (FEA); warpage;
D O I
10.1109/ECTC.2019.00225
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technologies of Fan-outpanel-level packaging (FOPLP) are studies in this paper. First, the warpage control of a molded panel is a crucial problem for FOWLP technology development. In this paper, finite element analysis (FEA) is applied to study the influence of back end of the line (BEOL) process-induced warpage, as well as characterization for simulation, and investigation of each single process. In our process, a liquid release material is coated onto a 370 mm x 470 mm glass carrier. After baking, three layers of redistribution layer (RDL), passivation, and Cu leads are fabricated on the panel with coating, exposing, developing, lithography, and electroplating processes. Silicon test chips with a size of 16 mm x 10 mm and micro solder bumps with a pitch of 90 mu m are thinned down to 150 mu m. Test chips are then flip-chip bonded onto glass carrier with pre-bond and reflow proces. After panel molding, a laser debonding method, another key technology advancement, is utilized for panel debond. Debond performance, which is directly related to laser parameter and panel-level package (PLP) structure, is critical. After debonding, the molded panel is cleaned, followed by dicing and OSP coating processes, and then the electrical performance of the interconnection is evaluated. Reliability tests at the component level, such as pre-condition, thermal cycling test (TCT), and unbiased HAST (uHAST), are performed. The demonstration of RDL-first PLP technology without interposers proves its great potential in heterogeneous integration applications.
引用
收藏
页码:1463 / 1469
页数:7
相关论文
共 50 条
  • [1] Panel-Level Fan-Out RDL-First Packaging for Heterogeneous Integration
    Lau, John H.
    Ko, Cheng-Ta
    Yang, Kai-Ming
    Peng, Chia-Yu
    Xia, Tim
    Lin, Puru Bruce
    Chen, J. J.
    Huang, Patrick Po-Chun
    Liu, Hsing-Ning
    Tseng, Tzyy-Jang
    Lin, Eagle
    Chang, Leo
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (07): : 1125 - 1137
  • [2] Fan-Out RDL-first Panel-Level Packaging for Heterogeneous Integration
    Lau, John H.
    Ko, Cheng-Ta
    Yang, Kai-Ming
    Peng, Chia-Yu
    Xia, Tim
    Lin, Puru Bruce
    Chen, J. J.
    Huang, Po-Chun
    Liu, Hsing Ning
    Tseng, Tzvy-Jang
    [J]. 2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 339 - 347
  • [3] Fan-Out (RDL-First) Panel-Level Hybrid Substrate for Heterogeneous Integration
    Lau, John H.
    Chen, Gary Chang-Fu
    Huang, Jones Yu-Cheng
    Chou, Ricky Tsun-Sheng
    Yang, Channing Cheng-Lin
    Liu, Hsing-Ning
    Tseng, Tzvy-Jang
    [J]. IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 148 - 156
  • [4] An RDL-First Fan-out Wafer-level Package for Heterogeneous Integration Applications
    Lin, Yu-Min
    Wu, Sheng-Tsai
    Shen, Wen-Wei
    Huang, Shin-Yi
    Kuo, Tzu-Ying
    Lin, Ang-Ying
    Chang, Tao-Chih
    Chang, Hsiang-Hung
    Lee, Shu-Man
    Lee, Chia-Hsin
    Su, Jay
    Liu, Xiao
    Wu, Qi
    Chen, Kuan-Neng
    [J]. 2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 349 - 354
  • [5] Hybrid Substrate by Fan-Out RDL-First Panel-Level Packaging
    Lau, John H.
    Chen, Gary Chang-Fu
    Huang, Jones Yu-Cheng
    Chou, Ricky Tsun-Sheng
    Yang, Channing Cheng-Lin
    Liu, Hsing-Ning
    Tseng, Tzyy-Jang
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (08): : 1301 - 1309
  • [6] Panel Warpage of Fan-Out Panel-Level Packaging Using RDL-First Technology
    Che, Fa Xing
    Yamamoto, Kazunori
    Rao, Vempati Srinivasa
    Sekhar, Vasarla Nagendra
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (02): : 304 - 313
  • [7] Comparison of Mechanical Modeling to Warpage Estimation of RDL-First Fan-Out Panel-Level Packaging
    Lee, Chang-Chun
    Wang, Chi-Wei
    Chen, Chin-Yi
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (07): : 1100 - 1108
  • [8] Chip-First Fan-Out Panel-Level Packaging for Heterogeneous Integration
    Ko, Cheng-Ta
    Yang, Henry
    Lau, John
    Li, Ming
    Li, Margie
    Lin, Curry
    Lin, J. W.
    Chen, Tony
    Xu, Iris
    Chang, Chieh-Lin
    Pan, Jhih-Yuan
    Wu, Hsing-Hui
    Yong, Qing Xiang
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Y. M.
    Ng, Eric
    Kai, Wu
    Hao, Ji
    Beica, Rozalia
    Lin, Marc
    Chen, Y. H.
    Cheng, Zhong
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Lim, Sze Pei
    Lee, N. C.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky
    [J]. 2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 355 - 363
  • [9] Chip-First Fan-Out Panel-Level Packaging for Heterogeneous Integration
    Ko, Cheng-Ta
    Yang, Henry
    Lau, John H.
    Li, Ming
    Li, Margie
    Lin, Curry
    Lin, J. W.
    Chen, Tony
    Xu, Iris
    Chang, Chieh-Lin
    Pan, Jhih-Yuan
    Wu, Hsing-Hui
    Yong, Qing Xiang
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Yiu-Ming
    Ng, Eric
    Kai, Wu
    Hao, Ji
    Beica, Rozalia
    Lin, Marc
    Chen, Yu-Hua
    Cheng, Zhong
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Lim, Sze Pei
    Lee, N. C.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky S. W.
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1561 - 1572
  • [10] Low Temperature Cu-Cu Gang Bonding for RDL-First Fan-Out Panel Level Package
    Yang, Kai-Ming
    Chou, Tzu-Chieh
    Ko, Cheng-Ta
    Lin, Chen-Hao
    Chen, Yu-Hua
    Tseng, Tzyy-Jang
    Wu, Wen-Wei
    Chen, Kuan-Neng
    [J]. PROCEEDINGS OF 2019 6TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2019, : 10 - 10