A through-wafer interconnect in silicon for RFICs

被引:51
|
作者
Wu, JH [1 ]
Scholvin, J [1 ]
del Alamo, JA [1 ]
机构
[1] MIT, Cambridge, MA 02139 USA
关键词
ground inductance; Si RF technology; substrate noise; substrate via; system-on-chip (SOC); three-dimensional interconnects; through-wafer interconnect;
D O I
10.1109/TED.2004.837378
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to minimize ground inductance in RFICs, we have developed a high-aspect ratio, through-wafer interconnect (or substrate via) in silicon that features a silicon nitride barrier liner and completely filled Cu core. We have fabricated vias with a nominal aspect ratio of 30 and verified the integrity of the insulating liner in vias with an aspect ratio of eight. The inductance of vias with nominal aspect ratios between three and 30 approach-the theoretically expected values. This interconnect technology was exploited in a novel Faraday cage structure for substrate crosstalk suppression in system-on-chip applications. The isolation structure consists of a ring of grounded vias that surrounds sensitive or noisy portions of a chip. This Faraday cage structure has shown noise suppression of 30 dB at 10 GHz and 16 dB at 50 GHz at a distance of 100 pm when compared to the reference structure.
引用
收藏
页码:1765 / 1771
页数:7
相关论文
共 50 条
  • [1] Through-wafer interconnect technology for silicon
    Kutchoukov, VG
    Shikida, M
    Mollinger, JR
    Bossche, A
    [J]. JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2004, 14 (07) : 1029 - 1036
  • [2] A metallic buried interconnect process for through-wafer interconnection
    Ji, Chang-Hyeon
    Herrault, Florian
    Allen, Mark G.
    [J]. JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2008, 18 (08)
  • [3] Experimental studies of through-wafer copper interconnect in wafer level MEMS packaging
    Choa, Sung-Hoon
    [J]. Fracture and Damage Mechanics V, Pts 1 and 2, 2006, 324-325 : 231 - 234
  • [4] Reliability study of hermetic wafer level MEMS packaging with through-wafer interconnect
    Sung-Hoon Choa
    [J]. Microsystem Technologies, 2009, 15 : 677 - 686
  • [5] Reliability study of hermetic wafer level MEMS packaging with through-wafer interconnect
    Choa, Sung-Hoon
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2009, 15 (05): : 677 - 686
  • [6] Microwave characterization and modeling of high aspect ratio through-wafer interconnect vias in silicon substrates
    Leung, LLW
    Chen, KJ
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (08) : 2472 - 2480
  • [7] Through-wafer electrical interconnect for multilevel microelectromechanical system devices
    Mehra, A
    Zhang, X
    Ayón, AA
    Waitz, IA
    Schmidt, MA
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2000, 18 (05): : 2583 - 2589
  • [8] RF-MEMS wafer-level packaging using through-wafer interconnect
    Tian, J.
    Sosin, S.
    Iannacci, J.
    Gaddi, R.
    Bartek, M.
    [J]. SENSORS AND ACTUATORS A-PHYSICAL, 2008, 142 (01) : 442 - 451
  • [9] Through-wafer polysilicon interconnect fabrication with in-situ boron doping
    Luusua, I
    Henttinen, K
    Pekko, P
    Vehmas, T
    Luoto, H
    [J]. Micro- and Nanosystems-Materials and Devices, 2005, 872 : 77 - 81
  • [10] A stackable silicon interposer with integrated through-wafer inductors
    Carlson, J.
    Lueck, M.
    Bower, C. A.
    Temple, D.
    Feng, Z. -P
    Steer, M. B.
    Moll, A. J.
    Knowlton, W. B.
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1235 - +