Performance evaluation of one dimensional systolic array for FFT processor

被引:0
|
作者
Nandi, Anil [1 ]
Patil, Sujata [2 ]
机构
[1] BV Boomaraddi Coll Engn Technol, Dept Elect & Coomunicat, Karnataka, India
[2] KLES, Coll Engn & Technol, Dept Telecommun Engn, Belgaum, Karnataka, India
关键词
systolic array; Wallace adder; Booth multiplier;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A new approach for the systolic implementation of FFT algorithms is presented. the proposed approach is based on the fundamental principle of 1-dimensional DFT can be decomposed efficiently with less number of twiddle values and also the computation burden involved with multipliers is reduced considerably. the FFT can be computed efficiently with 1-D systolic array. the essence of 1 D systolic array is to have efficient computation with less twiddles. the proposed systolic array does not require any preloading of input data and it produces output data at boundary PES. No networks for intermediate spectrum transposition between constituent 1-dimensional transforms are required: therefore the entire processing is fully pipelined. This approach also has significant advantages over existing architectures in reduced complexity with Wallace tree adder and Booth multiplier.
引用
收藏
页码:168 / +
页数:2
相关论文
共 50 条
  • [1] A systolic array RLS processor
    Asai, T
    Matsumoto, T
    [J]. 2000 IEEE 51ST VEHICULAR TECHNOLOGY CONFERENCE, PROCEEDINGS, VOLS 1-3, 2000, : 2247 - 2251
  • [2] SYSTOLIC ARRAY PROCESSOR IMPLEMENTATION
    SYMANSKI, JJ
    [J]. PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1981, 298 : 27 - 32
  • [3] A systolic array RLS processor
    Asai, T
    Matsumoto, T
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2001, E84B (05) : 1356 - 1361
  • [4] One Dimensional SIMD Array Processor with Segmentable Bus
    Zhang, Fa-cun
    Liu, Wei
    Wang, Qian-kun
    [J]. CEIS 2011, 2011, 15
  • [5] Performance Evaluation of FFT Processor Using Conventional and Vedic Algorithm
    Prakash, A. Ronisha
    Kirubaveni, S.
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 89 - 94
  • [6] Survey on Performance of FFT Processor
    Vamsikrishna, V.
    Babu, T. Surendra
    Mathan, N.
    [J]. RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (04): : 85 - 90
  • [7] SERIAL-PARALLEL FFT ARRAY PROCESSOR
    YOU, JH
    WONG, SS
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1993, 41 (03) : 1472 - 1476
  • [8] WARP - A PROGRAMMABLE SYSTOLIC ARRAY PROCESSOR
    KUNG, HT
    MENZILCIOGLU, O
    [J]. PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1984, 495 : 130 - 136
  • [9] SYSTOLIC ARRAY PROCESSOR FOR MVDR BEAMFORMING
    MCWHIRTER, JG
    SHEPHERD, TJ
    [J]. IEE PROCEEDINGS-F RADAR AND SIGNAL PROCESSING, 1989, 136 (02) : 75 - 80
  • [10] A NEW LINEAR SYSTOLIC ARRAY FOR FFT COMPUTATION
    CHOI, JY
    BORIAKOFF, V
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (04): : 236 - 239