Full-Chip Signal Integrity Analysis and Optimization of 3-D ICs

被引:15
|
作者
Song, Taigon [1 ]
Liu, Chang [2 ]
Peng, Yarui [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Broadcom Corp, Irvine, CA 92617 USA
基金
美国国家科学基金会;
关键词
3-D IC; coupling; crosstalk; full chip; signal integrity (SI); through-silicon via (TSV); TSV; SILICON;
D O I
10.1109/TVLSI.2015.2471098
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Through-silicon-via (TSV)-to-TSV coupling is a new phenomenon in 3-D ICs, and it becomes a significant source of signal integrity problems. The existing studies on its extraction and analysis, however, become inaccurate when handling more than two TSVs on full-chip scale. In this paper, we investigate the multiple TSV-to-TSV coupling issue and propose a model that can be efficiently used for full-chip extraction. Then, we perform an analysis on the impact of TSV parasitics on coupling and delay. Unlike the common belief that only the closest neighboring TSVs affect the victim, this paper shows that nonneighboring aggressors also cause nonnegligible coupling noise. Based on these observations, we propose an effective method of reducing the overall coupling level.
引用
下载
收藏
页码:1636 / 1648
页数:13
相关论文
共 50 条
  • [21] Design and Analysis of Full-Chip HV ESD Protection in BCD30V for Mixed-Signal ICs
    Wang, Shijun
    Yao, Fai
    Wang, Li
    Ma, Rui
    Zhang, C.
    Dong, Z. Y.
    Wang, Albert
    Shi, Zitao
    Cheng, Yuhua
    Chi, Baoyong
    Ren, Tianling
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1059 - 1062
  • [22] TSV Stress-Aware Full-Chip Mechanical Reliability Analysis and Optimization for 3D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David Z.
    Lim, Sung Kyu
    COMMUNICATIONS OF THE ACM, 2014, 57 (01) : 107 - 115
  • [23] Full chip thermal analysis of planar (2-D) and vertically integrated (3-D) high performance ICs
    Im, S
    Banerjee, K
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 727 - 730
  • [24] Full-Chip Through-Silicon-Via Interfacial Crack Analysis and Optimization for 3D IC
    Jung, Moongon
    Liu, Xi
    Sitaraman, Suresh K.
    Pan, David Z.
    Lim, Sung Kyu
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 563 - 570
  • [25] A full-chip 3D computational lithography framework
    Liu, Peng
    Zhang, Zhengfan
    Lan, Song
    Zhao, Qian
    Feng, Mu
    Liu, Hua-yu
    Vellanki, Venu
    Lu, Yen-wen
    OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2, 2012, 8326
  • [26] Synchronization and Power Integrity Issues in 3-D ICs
    Pavlidis, Vasilis F.
    Xu, Hu
    Tsioutsios, Ioannis
    De Micheli, Giovanni
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 536 - 539
  • [27] Signal Integrity Analysis of Neuronal Spike Signal in 3-D Packaging
    Li, Yan
    Yu, Heyuan
    Li, Erping
    IEEE Transactions on Signal and Power Integrity, 2023, 2 : 84 - 93
  • [28] Full-chip Inter-die Parasitic Extraction in Face-to-Face-Bonded 3D ICs
    Peng, Yarui
    Song, Taigon
    Petranovic, Dusan
    Lim, Sung Kyu
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 649 - 655
  • [29] FULL-CHIP MIXED-SIGNAL DESIGN VERIFICATION
    SUBRAMANIAM, P
    ELECTRONIC PRODUCTS MAGAZINE, 1995, 38 (04): : 29 - 31
  • [30] Simultaneous switching noise analysis for full-chip power integrity sign-off
    Schmitt, M
    Liu, Y
    Chang, N
    Ogane, S
    Nakamura, T
    Kozu, S
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2004, : 107 - 110