Modeling, Fabrication, and Characterization of 3-D Capacitor Embedded in Through-Silicon Via

被引:3
|
作者
Lin, Ye [1 ]
Tan, Chuan Seng [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Capacitance density; integrated capacitors; metal-insulator-metal (MIM); 3-D integrated circuits (3-D ICs); through-silicon vias (TSVs); INTERPOSER; DENSITY;
D O I
10.1109/TCPMT.2018.2864541
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new approach to implement integrated capacitors with an excellent capacitance density, called the "3-D embedded capacitor," is investigated. It is realized by embedding metal-insulator-metal (MIM) layers onto the trenches of through-silicon vias prior to copper filling. An ultrahigh capacitance density of 5621.8 nF/mm(2) was envisioned according to our model, which is similar to 13x of 440.0 nF/mm(2) from a conventional trench capacitor with the same design parameters. A set of prototypes was fabricated and characterized for assessment of structural integrity and electrical performance of the 3-D embedded capacitors. Scanning electron microscope, transmission electron microscope, and energy-dispersive X-ray spectroscopy analysis results show a good step coverage and stoichiometry of the MIM layers deposited. The capacitance density of up to 3856.4 nF/mm(2) was achieved for the prototypes with MIM layers formed by atomic layer deposition. A leakage current density as low as 1.61 x 10(-7) A/cm(2) at 4.3 V and a breakdown voltage greater than 9.5 V were measured for a sample with a capacitance density of 3776.6 nF/mm(2).
引用
收藏
页码:1524 / 1532
页数:9
相关论文
共 50 条
  • [21] Design and fabrication of a flip-chip-on-chip 3-D packaging structure with a through-silicon via for underfill dispensing
    Tsui, YK
    Lee, SWR
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 413 - 420
  • [22] Compact AC Modeling and Performance Analysis of Through-Silicon Vias in 3-D ICs
    Xu, Chuan
    Li, Hong
    Suaya, Roberto
    Banerjee, Kaustav
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3405 - 3417
  • [23] Structural Integrity of 3-D Metal-Insulator-Metal Capacitor Embedded in Fully Filled Cu Through-Silicon Via (vol 11, pg 918, 2021)
    Lin, Ye
    Li, Hong Yu
    Tan, Chuan Seng
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (07): : 1148 - 1148
  • [24] Through-Silicon Via Fault-Tolerant Clock Networks for 3-D ICs
    Lung, Chiao-Ling
    Su, Yu-Shih
    Huang, Hsih-Hsiu
    Shi, Yiyu
    Chang, Shih-Chieh
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (07) : 1100 - 1109
  • [25] On Signalling Over Through-Silicon Via (TSV) Interconnects in 3-D Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    [J]. 2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1325 - 1328
  • [26] 3-D Compact Marchand Balun Design Based on Through-Silicon via Technology for Monolithic and 3-D Integration
    Xiong, Wei
    Dong, Gang
    Wang, Yang
    Zhu, Zhangming
    Yang, Yintang
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (08) : 1107 - 1118
  • [27] Capacitance Expressions and Electrical Characterization of Tapered Through-Silicon Vias for 3-D ICs
    Su, Jinrong
    Wang, Fang
    Zhang, Wenmei
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1488 - 1496
  • [28] Metrology needs for through-silicon via fabrication
    Vartanian, Victor
    Allen, Richard A.
    Smith, Larry
    Hummler, Klaus
    Olson, Steve
    Sapp, Brian
    [J]. JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2014, 13 (01):
  • [29] Modeling and Characterization of Coaxial Through-Silicon Via With Electrically Floating Inner Silicon
    Zhao, Wen-Sheng
    Zheng, Jie
    Wang, Jing
    Liang, Feng
    Wen, Fei
    Dong, Linxi
    Wang, Dingwen
    Wang, Gaofeng
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (06): : 936 - 943
  • [30] 3-D Integration and Through-Silicon Vias in MEMS and Microsensors
    Wang, Zheyao
    [J]. JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2015, 24 (05) : 1211 - 1244