Modeling out-of-order processors for software timing analysis

被引:0
|
作者
Li, XF [1 ]
Roychoudhury, A [1 ]
Mitra, T [1 ]
机构
[1] Natl Univ Singapore, Sch Comp, Singapore 117548, Singapore
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Estimating the Worst Case Execution Time (WCET) of a program on a given processor is important for the schedulability analysis of real-time systems. WCET analysis techniques typically model the timing effects of microarchitectural features in modern processors (such as the pipeline, caches, branch prediction, etc.) to obtain safe but tight estimates. In this paper we model out-of-order processor pipelines for WCET analysis. This analysis is, in general, difficult even for a basic block (a sequence of instructions with single-entry and single-exit points) if some of the instructions have variable latencies. This is because the WCET of a basic block on out-of-order pipelines cannot be obtained by assuming maximum latencies of the individual instructions. Our timing estimation technique for a basic block is inspired by an existing performance analysis technique for tasks with data dependences and resource contentions in real-time distributed systems. We extend our analysis by modeling the interaction among consecutive basic blocks as well as the effect of instruction cache. Finally, we employ Integer Linear Programming (ILP) to compute the WCET of an entire program. The accuracy of our analysis is demonstrated via tight estimates obtained for several benchmarks.
引用
收藏
页码:92 / 103
页数:12
相关论文
共 50 条
  • [21] Enabling Intermittent Computing on High-Performance Out-of-Order Processors
    Sliper, Sivert T.
    Balsamo, Domenico
    Weddell, Alex S.
    Merrett, Geoff V.
    [J]. PROCEEDINGS OF THE 2018 INTERNATIONAL WORKSHOP ON ENERGY HARVESTING & ENERGY-NEUTRAL SENSING SYSTEMS (ENSSYS '18), 2018, : 19 - 25
  • [22] High Performance Instruction Scheduling Circuits for Out-of-Order Soft Processors
    Wong, Henry
    Betz, Vaughn
    Rose, Jonathan
    [J]. 2016 IEEE 24TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2016, : 9 - 16
  • [23] Transcending Hardware Limits with Software Out-of-Order Processing
    Carlson, Trevor E.
    Tran, Kim-Anh
    Jimborean, Alexandra
    Koukos, Konstantinos
    Sjalander, Magnus
    Kaxiras, Stefanos
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2017, 16 (02) : 162 - 165
  • [24] Using Condition Flag Prediction to Improve the Performance of Out-of-Order Processors
    Hsu, Tzu-Hsuan
    Lin, Ching-Wen
    Chen, Chung-Ho
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1240 - 1243
  • [25] Software-Based Self-Testing Using Bounded Model Checking for Out-of-Order Superscalar Processors
    Zhang, Ying
    Chakrabarty, Krishnendu
    Peng, Zebo
    Rezine, Ahmed
    Li, Huawei
    Eles, Petru
    Jiang, Jianhui
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (03) : 714 - 727
  • [26] Exploring the limitations of dataflow SIHFT techniques in out-of-order superscalar processors
    Cardoso, D. M.
    Tonetto, R.
    Brandalero, M.
    Nazar, G.
    Beck, A. C.
    Azambuja, J. R.
    [J]. MICROELECTRONICS RELIABILITY, 2019, 100
  • [27] Implementing Fast Recovery for Register Alias Table in Out-of-order Processors
    Xiao, Jianqing
    Lou, Mian
    Li, Wei
    Cui, Yuanyuan
    [J]. 2013 2ND INTERNATIONAL SYMPOSIUM ON INSTRUMENTATION AND MEASUREMENT, SENSOR NETWORK AND AUTOMATION (IMSNA), 2013, : 821 - 824
  • [28] PMEvo: Portable Inference of Port Mappings for Out-of-Order Processors by Evolutionary Optimization
    Ritter, Fabian
    Hack, Sebastian
    [J]. PROCEEDINGS OF THE 41ST ACM SIGPLAN CONFERENCE ON PROGRAMMING LANGUAGE DESIGN AND IMPLEMENTATION (PLDI '20), 2020, : 608 - 622
  • [29] Clockhands: Rename-free Instruction Set Architecture for Out-of-order Processors
    Koizumi, Toru
    Shioya, Ryota
    Sugita, Shu
    Amano, Taichi
    Degawa, Yuya
    Kadomoto, Junichiro
    Irie, Hidetsugu
    Sakai, Shuichi
    [J]. 56TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, MICRO 2023, 2023, : 1 - 16
  • [30] Runahead execution: An alternative to very large instruction windows for out-of-order processors
    Mutlu, O
    Stark, J
    Wilkerson, C
    Patt, YN
    [J]. NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 129 - 140