Fault tolerance and reliability in field-programmable gate arrays

被引:14
|
作者
Stott, E. [1 ]
Sedcole, P. [1 ]
Cheung, P. [1 ]
机构
[1] Univ London Imperial Coll Sci Technol & Med, Dept Elect & Elect Engn, London, England
来源
基金
英国工程与自然科学研究理事会;
关键词
OXIDE DEGRADATION; VLSI MOSFETS; RECONFIGURATION; INTERFACE; DIAGNOSIS; SYSTEMS; SCHEME;
D O I
10.1049/iet-cdt.2009.0011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reduced device-level reliability and increased within-die process variability will become serious issues for future field-programmable gate arrays (FPGAs), and will result in faults developing dynamically during the lifetime of the integrated circuit. Fortunately, FPGAs have the ability to reconfigure in the field and at runtime, thus providing opportunities to overcome such degradation-induced faults. This study provides a comprehensive survey of fault detection methods and fault-tolerance schemes specifically for FPGAs and in the context of device degradation, with the goal of laying a strong foundation for future research in this field. All methods and schemes are quantitatively compared and some particularly promising approaches are highlighted.
引用
收藏
页码:196 / 210
页数:15
相关论文
共 50 条
  • [41] The impact of pipelining on energy per operation in field-programmable gate arrays
    Wilton, SJE
    Ang, SS
    Luk, W
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 719 - 728
  • [42] Accelerating unstructured finite volume computations on field-programmable gate arrays
    Nagy, Zoltan
    Nemes, Csaba
    Hiba, Antal
    Csik, Arpad
    Kiss, Andras
    Ruszinko, Miklos
    Szolgay, Peter
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2014, 26 (03): : 615 - 643
  • [43] Interconnect driver design for long wires in field-programmable gate arrays
    Lee, Edmund
    Lemieux, Guy
    Mirabbasi, Shahriar
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2006, : 89 - +
  • [44] Reconfigurable Computing. Accelerating Computation with Field-Programmable Gate Arrays
    Orozco, Edusmildo
    [J]. SCALABLE COMPUTING-PRACTICE AND EXPERIENCE, 2007, 8 (04): : 437 - 438
  • [45] A STOCHASTIC-MODEL TO PREDICT THE ROUTABILITY OF FIELD-PROGRAMMABLE GATE ARRAYS
    BROWN, SD
    ROSE, J
    VRANESIC, ZG
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (12) : 1827 - 1838
  • [46] Interconnect Driver Design for Long Wires in Field-Programmable Gate Arrays
    Edmund Lee
    Guy Lemieux
    Shahriar Mirabbasi
    [J]. Journal of Signal Processing Systems, 2008, 51 : 57 - 76
  • [47] An Automated Flow for Arithmetic Component Generation in Field-Programmable Gate Arrays
    Smith, Alastair M.
    Constantinides, George A.
    Cheung, Peter Y. K.
    [J]. ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2010, 3 (03)
  • [48] Field-programmable gate arrays aren't just for prototyping anymore
    Ajluni, C
    [J]. ELECTRONIC DESIGN, 2000, 48 (08) : 71 - +
  • [49] A performance-oriented routing tools for field-programmable gate arrays
    Roman, M
    Tetyana, K
    [J]. EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2001, : 243 - 244
  • [50] Area Optimisation for Field-Programmable Gate Arrays in SystemC Hardware Compilation
    Ditmar, Johan
    McKeever, Steve
    Wilson, Alex
    [J]. INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2008, 2008