DimNoC: A Dim Silicon Approach towards Power-Efficient On-Chip Network

被引:12
|
作者
Zhan, Jia [1 ]
Ouyang, Jin [2 ]
Ge, Fen [3 ]
Zhao, Jishen [4 ]
Xie, Yuan [1 ]
机构
[1] Univ Calif Santa Barbara, Santa Barbara, CA 93106 USA
[2] NVIDIA Corp, Santa Clara, CA USA
[3] Nanjing Univ Aeronaut & Astronaut, Nanjing, Jiangsu, Peoples R China
[4] Univ Calif Santa Cruz, Santa Cruz, CA 95064 USA
关键词
Performance; Design; Network-on-Chip; Dark Silicon; STT-RAM; INTERCONNECT; PERFORMANCE; VOLTAGE; ENERGY; MODEL;
D O I
10.1145/2744769.2744824
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The diminishing momentum of Dennard scaling leads to the ever increasing power density of integrated circuits, and a decreasing portion of transistors on a chip that can be switched on simultaneously-a problem recently discovered and known as dark silicon. There has been innovative work to address the "dark silicon" problem in the fields of power-efficient core and cache system. However, dark silicon challenges with Network-on-Chip (NoC) are largely unexplored. To address this issue, we propose DimNoC, a "dim silicon" approach, which leverages drowsy SRAM and STT-RAM technologies to replace pure SRAM-based NoC buffers. Specifically, we propose two novel hybrid buffer architectures: 1) a Hierarchical Buffer (HB) architecture, which divides the input buffers into a hierarchy of levels with different memory technologies operating at various power states; 2) a Banked Buffer (BB) architecture, which organizes drowsy SRAM and STT-RAM into separate banks in order to hide the long write-latency of STT-RAM. Our experiments show that the proposed DimNoC can achieve 30.9% network energy saving, 20.3% energy-delay product (EDP) reduction, and 7.6% router area decrease compared with the baseline SRAM-based NoC design.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] ON-CHIP POWER-EFFICIENT CURRENT FLATTENING CIRCUIT
    Vahedi, Haleh
    Gregori, Stefano
    Muresan, Radu
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 565 - 579
  • [2] A Power-Efficient Architecture for On-Chip Reservoir Computing
    Sackesyn, Stijn
    Ma, Chonghuai
    Katumba, Andrew
    Dambre, Joni
    Bienstman, Peter
    ARTIFICIAL NEURAL NETWORKS AND MACHINE LEARNING - ICANN 2019: WORKSHOP AND SPECIAL SESSIONS, 2019, 11731 : 161 - 164
  • [3] Power-Efficient Calibration and Reconfiguration for On-Chip Optical Communication
    Zheng, Yan
    Lisherness, Peter
    Gao, Ming
    Bovington, Jock
    Yang, Shiyuan
    Cheng, Kwang-Ting
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1501 - 1506
  • [4] Power-Efficient Partially-Adaptive Routing in On-chip Mesh Networks
    Jalili, M.
    Bourgeois, J.
    Sarbazi-Azad, H.
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 65 - 66
  • [5] Optical Multilevel Signaling for High Bandwidth and Power-Efficient On-Chip Interconnects
    Kao, Tzyy-Juin
    Louri, Ahmed
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2015, 27 (19) : 2051 - 2054
  • [6] Silicon-Photonic Network Architectures for Scalable, Power-Efficient Multi-Chip Systems
    Koka, Pranay
    McCracken, Michael O.
    Schwetman, Herb
    Zheng, Xuezhe
    Ho, Ron
    Krishnamoorthy, Ashok V.
    ISCA 2010: THE 37TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2010, : 117 - 128
  • [7] Area and Power-efficient Innovative Network-on-Chip Architecurte
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    Lee, Seung Eun
    PROCEEDINGS OF THE 18TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2010, : 533 - 539
  • [8] An innovative power-efficient architecture for input buffer of network on chip
    Huang, Kun
    Wang, Jun
    Zhang, Ge
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATION TECHNOLOGY, PROCEEDINGS, 2007, : 245 - +
  • [9] Power-Efficient Calibration and Reconfiguration for Optical Network-on-Chip
    Zheng, Yan
    Lisherness, Peter
    Gao, Ming
    Bovington, Jock
    Cheng, Kwang-Ting
    Wang, Hong
    Yang, Shiyuan
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2012, 4 (12) : 955 - 966
  • [10] Area- and power-efficient DC-DC converter with on-chip compensation
    Liu, Pang-Jung
    Chang, Yi-Hsiang
    ELECTRONICS LETTERS, 2014, 50 (16) : 1157 - +