Mathematical foundation on static hazards in multiple-valued logic circuits

被引:0
|
作者
Takagi, N [1 ]
Nakashima, K [1 ]
机构
[1] Toyama Prefectural Univ, Dept Elect & Informat, Fac Engn, Toyama 9390398, Japan
关键词
multiple-valued logic; static hazard; prime implicants expression;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnection problem of binary circuits becomes seriously as the exponential growth of the circuits complexity has been driven by a combination of down scaling of the device size and up scaling of the chip size. Motivated by the problem, there is much research of circuits based on multiple-valued logic. On the other hand, caused by the signal propagation delay, there exist hazards in binary logic circuits. To analyze hazards in binary logic circuits, many multiple-valued logics have been proposed, and studied on their mathematical properties. The paper will discuss on a multiple-valued logic which is suitable for treating static hazards in multiple-valued logic circuits. Then, the paper will show that the prime implicants expressions of r-valued logic functions realize static hazards free r-valued logic circuits.
引用
收藏
页码:1525 / 1534
页数:10
相关论文
共 50 条
  • [41] Ferroelectric multiple-valued logic units
    Lukyanchuk, Igor
    Zaitseva, Elena
    Levashenko, Vitaly
    Kvassay, Miroslav
    Kondovych, Svitlana
    Tikhonov, Yuri
    Baudry, Laurent
    Razumnaya, Anna
    [J]. FERROELECTRICS, 2019, 543 (01) : 213 - 221
  • [42] Multiple-valued logic as a programming language
    Bignall, RJ
    Spinks, M
    [J]. 27TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - 1997 PROCEEDINGS, 1997, : 227 - 232
  • [43] MATHEMATICAL MODELLING AND DESIGN OF MULTIPLE-VALUED LOGIC ELEMENTS OF DIGITAL TELECOMMUNICATIONS NETWORKS
    Chetverikov, G. G.
    Vechirska, I. D.
    Leshchinsky, V. A.
    [J]. 2014 24TH INTERNATIONAL CRIMEAN CONFERENCE MICROWAVE & TELECOMMUNICATION TECHNOLOGY (CRIMICO), 2014, : 354 - 355
  • [44] Multiple-valued logic design based on the multiple-peak BiCMOS-NDR circuits
    Gan, Kwang-Jow
    Lu, Jeng-Jong
    Yeh, Wen-Kuan
    Chen, Yaw-Hwang
    Chen, Yan-Wun
    [J]. ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (02): : 888 - 893
  • [45] Hardware implementation of fuzzy controller based on multiple-valued logic circuits & two-valued PLA
    Wang, Shouchen
    Zhu, Jing
    Zhao, Jianzhang
    Wang, Xuezhi
    [J]. Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1998, 26 (08): : 86 - 88
  • [46] A Delay Model of Multiple-Valued Logic Circuits Consisting of Min, Max, and Literal Operations
    Takagi, Noboru
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (08): : 2040 - 2047
  • [47] PROSPECTS FOR MULTIPLE-VALUED INTEGRATED-CIRCUITS
    SMITH, KC
    GULAK, PG
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (03) : 372 - 382
  • [48] Complexity analysis of the cost-table approach to the design of multiple-valued logic circuits
    Youngstown State Univ, Youngstown, United States
    [J]. IEEE Trans Comput, 2 (205-209):
  • [49] Design of multiple-valued logic circuits using graph-based evolutionary synthesis
    Natsui, M
    Homma, N
    Aoki, T
    Higuchi, T
    [J]. JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2005, 11 (5-6) : 519 - 544
  • [50] A MULTIPLIER CHIP WITH MULTIPLE-VALUED BIDIRECTIONAL CURRENT-MODE LOGIC-CIRCUITS
    KAMEYAMA, M
    KAWAHITO, S
    HIGUCHI, T
    [J]. COMPUTER, 1988, 21 (04) : 43 - 56