The design and multiplier-less realization of software radio receivers with reduced system delay

被引:57
|
作者
Yeung, KS [1 ]
Chan, SC [1 ]
机构
[1] Univ Hong Kong, Dept Elect & Elect Engn, Hong Kong, Hong Kong, Peoples R China
关键词
design and multiplier-less realization; low delay; passband linear-phase finite-impulse response (FIR) and allpass; filters; sampling rate conversion; semidefinite programming (SDP); software radio receiver (SRR); variable digital filters (VDF);
D O I
10.1109/TCSI.2004.838253
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper studies the design and multiplier-less realization of a new software radio receiver (SRR) with reduced system delay. It employs low-delay finite-impulse response (FIR) and digital allpass filters to effectively reduce the system delay of the multistage decimators in SRRs. The optimal least-square and minimax designs of these low-delay FIR and allpass-based filters are formulated as a semidefinite programming (SDP) problem, which allows zero magnitude constraint at omega = pi to be incorporated readily as additional linear matrix inequalities (LMIs). By implementing the sampling rate converter (SRC) using a variable digital filter (VDF) immediately after the integer decimators, the needs for an expensive programmable FIR filter in the traditional SRR is avoided. A new method for the optimal minimax design of this VDF-based SRC using SDP is also proposed and compared with traditional weight least squares method. Other implementation issues including the multiplier-less and digital signal processor (DSP) realizations of the SRR and the generation of the clock signal in the SRC are also studied. Design results show that the system delay and implementation complexities (especially in terms of high-speed variable multipliers) of the proposed architecture are considerably reduced as compared with conventional approaches.
引用
收藏
页码:2444 / 2459
页数:16
相关论文
共 50 条
  • [1] Design and multiplier-less realization of matched filters with variable fractional delay for software radio receivers
    Chan, SC
    Tsui, KM
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 357 - 360
  • [2] On the design and multiplier-less realization of digital if for software radio receivers with prescribed output accuracy
    Chan, SC
    Yeung, KS
    [J]. DSP 2002: 14TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING PROCEEDINGS, VOLS 1 AND 2, 2002, : 277 - 280
  • [3] Design of Multiplier-less FIR filters with Simultaneously Variable Bandwidth and Fractional Delay
    Illa, Aravind
    Haridas, Nisha
    Elias, Elizabeth
    [J]. ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (03): : 1160 - 1165
  • [4] Novel design of multiplier-less FFT processors
    Zhou, Yuan
    Noras, J. M.
    Shepherd, S. J.
    [J]. SIGNAL PROCESSING, 2007, 87 (06) : 1402 - 1407
  • [5] Multiplier-less Hardware Realization of Trigonometric Functions for High Speed Applications
    De, Debaprasad
    Ghosh, Archisman
    Kumar, K. Gaurav
    Saha, Anurup
    Naskar, Mrinal Kanti
    [J]. PROCEEDINGS OF 2018 IEEE APPLIED SIGNAL PROCESSING CONFERENCE (ASPCON), 2018, : 149 - 152
  • [6] A multistage filterbank-based channelizer and its multiplier-less realization
    Fung, CY
    Chan, SC
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 429 - 432
  • [7] Design of multiplier-less sharp non-uniform cosine modulated filter banks for efficient channelizers in software defined radio
    Kalathil, Shaeen
    Elias, Elizabeth
    [J]. ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (01): : 147 - 160
  • [8] Design and multiplier-less implementation of a class of two-channel PR FIR filterbanks and wavelets with low system delay
    Mao, JS
    Chan, SC
    Liu, W
    Ho, KL
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2000, 48 (12) : 3379 - 3394
  • [9] On the efficient realization and design of multiplier-less two-channel perfect reconstruction FIR filter banks
    Pun, K
    Chan, S
    Xie, X
    Ho, K
    Yuk, T
    [J]. 2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 4040 - 4040
  • [10] Efficient Multiplier-less Perceptron Architecture for Realization of Multilayer Perceptron Inference Models
    Tripathi, Raghuvendra Pratap
    Tiwari, Manish
    Dhawan, Amit
    Jha, Sumit Kumar
    Singh, Arun Kumar
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (08) : 4637 - 4668