Feasibility of using W/TiN as metal gate for conventional 0.13μm CMOS technology and beyond

被引:51
|
作者
Hu, JC [1 ]
Yang, H [1 ]
Kraft, R [1 ]
Rotondaro, ALP [1 ]
Hattangady, S [1 ]
Lee, WW [1 ]
Chapman, RA [1 ]
Chao, CP [1 ]
Chatterjee, A [1 ]
Hanratty, M [1 ]
Rodder, M [1 ]
Chen, IC [1 ]
机构
[1] Texas Instruments Inc, Ctr Semicond Proc & Design, Dallas, TX 75265 USA
关键词
D O I
10.1109/IEDM.1997.650508
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We demonstrate the feasibility of using W/TiN as metal-gate on thin gate dielectrics (less than or equal to 33 Angstrom and with high temperature (>950 degrees C) S/D annealing for 0.13 mu m CMOS applications. Close to ideal C-V characteristics are obtained indicating good Si/SiO2 interface quality and free from gate depletion. The gate sheet resistance is about 2ohm/square, nearly constant down to 0.05 mu m. Under fixed effective fields, the electron and hole mobility are comparable to or slightly better than those of poly gate devices. Compared to poly gate devices, the W/TiN on 33 Angstrom pure oxide has inferior charge-to-breakdown (Cbd) distribution under substrate (+V-G) injection. However, a remote-plasma nitrided oxide (RPNO) [1] can greatly improve the +V-G Q(bd) distribution for the W/TiN case. Short-channel W/TiN pMOS transistors are fabricated with excellent characteristics down to L(gate)approximate to 0.07 mu m. For nMOS under +V-G direct-tunneling (DT) or Fowler-Nordheim (F-N) tunneling injection with S/D grounded, the W/TiN device has a higher substrate hole current density (J(p)) than n(+) poly-gate device (by about an order magnitude larger). This higher J(p) is believed due to the tunneling of valance-band electron and thus has no impact on the thin (t(ox)less than or equal to 33 Angstrom) gate oxide reliability.
引用
收藏
页码:825 / 828
页数:4
相关论文
共 50 条
  • [41] Highly reliable W/TiN/pn-poly-Si gate CMOS technology with simultaneous gate and source/drain doping process
    Wakabayashi, H
    Andoh, T
    Sato, K
    Yoshida, K
    Miyamoto, H
    Mogami, T
    Kunio, T
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 447 - 450
  • [42] 45-nm gate length CMOS technology and beyond using steep halo
    Wakabayashi, H
    Ueki, M
    Narihiro, M
    Fukai, T
    Ikezawa, N
    Matsuda, T
    Yoshida, K
    Takeuchi, K
    Ochiai, Y
    Mogami, T
    Kunio, T
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 49 - 52
  • [43] 0.13-μm RF CMOS and varactors performance optimization by multiple gate layouts
    Ho, CC
    Kuo, CW
    Chan, Y
    Lien, WY
    Guo, JC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (12) : 2181 - 2185
  • [44] STI-to-gate distance effects on flicker noise characteristics in 0.13 μm CMOS
    Chan, Chih-Yuan
    Huang, Yen-Chun
    Chen, Jun-Wei
    Hsu, Shawn S. H.
    Juang, Ying-Zong
    SOLID-STATE ELECTRONICS, 2008, 52 (08) : 1182 - 1187
  • [45] Timing Generator for 120fps CMOS Image Sensors on 0.13μm CMOS Technology
    Yew, Wang Chee
    Shafie, Suhaidi
    Hahn, Izhal Abdul
    Sidek, Roslina Mohd
    2017 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2017, : 125 - 128
  • [46] Influence of layout parameters on snapback characteristic for a gate-grounded NMOS device in 0.13-μm silicide CMOS technology
    姜玉稀
    李娇
    冉峰
    曹家麟
    杨殿雄
    半导体学报, 2009, 30 (08) : 82 - 89
  • [47] Metal oxide gate electrodes for advanced CMOS technology
    Fröhlich, K
    Huseková, K
    Oszi, Z
    Hooker, JC
    Fanciulli, M
    Wiemer, C
    Dimoulas, A
    Vellianitis, G
    Roozeboom, F
    ANNALEN DER PHYSIK, 2004, 13 (1-2) : 31 - 34
  • [48] A 1TOPS/W Analog Deep Machine-Learning Engine with Floating-Gate Storage in 0.13μm CMOS
    Lu, Junjie
    Young, Steven
    Arel, Itamar
    Holleman, Jeremy
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 504 - +
  • [49] Design of on-chip resonator using distributed capacitors in 0.13-μm (Bi)-CMOS technology
    Sun, Feng
    Yang, Xinran
    Chen, Zubin
    Tong, Xunqian
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2021, 63 (01) : 107 - 111
  • [50] DESIGN OF A LOW DROP-OUT VOLTAGE REGULATOR USING 0.13 mu m CMOS TECHNOLOGY
    Mustafa, Norhaida Binti
    Choong, Florence
    Reaz, Mamun Bin Ibne
    Nasir, Wan Irma Idayu Wan Mohd
    Kamal, Noorfazila
    Mukit, Abdul
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2018, 13 (05) : 1282 - 1298