Real-time stereo vision processing system in a FPGA

被引:0
|
作者
Cuadrado, Carlos [1 ]
Zuloaga, Aitzol [1 ]
Martin, Jose L. [1 ]
Lazaro, Jesus [1 ]
Jimenez, Jaime [1 ]
机构
[1] Univ Basque Country, Dept Elect & Telecommun, Alda Urquijo S-N, Bilbao 48013, Spain
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a reconfigurable digital architecture to compute dense disparity maps at video-rate for stereo vision. The processor architecture is described in synthetizable VHDL and, by means of the reconfigurability, the hardware requirements are optimized for different image resolutions and matching scenarios. The configurable description of a stereo processor provides the entity to design stereo matching systems, implementing by incremental design multi-baseline or multi-scale stereo vision algorithms. We show the results of the synthesis and its implementation cost in logic elements and time delays. The synthesis results have been implemented in a practical prototype.
引用
收藏
页码:3828 / +
页数:2
相关论文
共 50 条
  • [1] A real-time stereo vision system with FPGA
    Miyajima, Y
    Maruyama, T
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 448 - 457
  • [2] Real-Time Binocular Stereo Vision System Based on FPGA
    Ma, Jiawei
    Yin, Wei
    Zuo, Chao
    Feng, Shijie
    Chen, Qian
    [J]. SIXTH INTERNATIONAL CONFERENCE ON OPTICAL AND PHOTONIC ENGINEERING (ICOPEN 2018), 2018, 10827
  • [3] FPGA Design and Implementation of a Real-Time Stereo Vision System
    Jin, S.
    Cho, J.
    Pham, X. D.
    Lee, K. M.
    Park, S. -K.
    Kim, M.
    Jeon, J. W.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (01) : 15 - 26
  • [4] Real-time High-quality Stereo Vision System in FPGA
    Wang, Wenqiang
    Yan, Jing
    Xu, Ningyi
    Wang, Yu
    Hsu, Feng-Hsiung
    [J]. PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2013, : 358 - 361
  • [5] FPGA based real-time on-road stereo vision system
    Dehnavi, M.
    Eshghi, M.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 81 : 32 - 43
  • [6] Real-Time High-Quality Stereo Vision System in FPGA
    Wang, Wenqiang
    Yan, Jing
    Xu, Ningyi
    Wang, Yu
    Hsu, Feng-Hsiung
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2015, 25 (10) : 1696 - 1708
  • [7] Multi-Resolution Real-Time Dense Stereo Vision Processing in FPGA
    Gudis, Eduardo
    van der Wal, Gooitzen
    Kuthirummal, Sujit
    Chai, Sek
    [J]. 2012 IEEE 20TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2012, : 29 - 32
  • [8] A real-time FPGA based architecture for stereo vision
    Arias-Estrada, M
    Xicotencatl, JM
    [J]. REAL-TIME IMAGING V, 2001, 4303 : 59 - 66
  • [9] A FPGA based Real-time Post-Processing Architecture for Active Stereo Vision
    Choi, Seung-min
    Chang, Jiho
    Hwang, Dae Hwan
    [J]. 18TH IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE 2014), 2014,
  • [10] A FPGA REAL-TIME STEREO VISION SYSTEM WITH LUMINANCE CONTROL AND PROJECTED PATTERN
    Xu Yuan
    Yao Haodong
    Gong Liwei
    Zhu Mingcheng
    Teng, Robert K. F.
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,