FPGA Design and Implementation of a Real-Time Stereo Vision System

被引:214
|
作者
Jin, S. [1 ]
Cho, J. [2 ]
Pham, X. D. [3 ]
Lee, K. M. [4 ]
Park, S. -K. [5 ]
Kim, M. [5 ]
Jeon, J. W. [1 ]
机构
[1] Sungkyunkwan Univ, Sch Informat & Commun Engn, Suwon 440746, Gyeonggi Do, South Korea
[2] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92093 USA
[3] Saigon Inst Technol, Informat Technol Fac, Ho Chi Minh City, Vietnam
[4] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 151742, South Korea
[5] Korea Inst Sci & Technol, Ctr Intelligent Robot, Seoul 136791, South Korea
关键词
Field programmable gate arrays; integrated circuit design; stereo vision; video signal processing; OCCLUSIONS;
D O I
10.1109/TCSVT.2009.2026831
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Stereo vision is a well-known ranging method because it resembles the basic mechanism of the human eye. However, the computational complexity and large amount of data access make real-time processing of stereo vision challenging because of the inherent instruction cycle delay within conventional computers. In order to solve this problem, the past 20 years of research have focused on the use of dedicated hardware architecture for stereo vision. This paper proposes a fully pipelined stereo vision system providing a dense disparity image with additional sub-pixel accuracy in real-time. The entire stereo vision process, such as rectification, stereo matching, and post-processing, is realized using a single field programmable gate array (FPGA) without the necessity of any external devices. The hardware implementation is more than 230 times faster when compared to a software program operating on a conventional computer, and shows stronger performance over previous hardware-related studies.
引用
收藏
页码:15 / 26
页数:12
相关论文
共 50 条
  • [1] A real-time stereo vision system with FPGA
    Miyajima, Y
    Maruyama, T
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 448 - 457
  • [2] Real-time stereo vision processing system in a FPGA
    Cuadrado, Carlos
    Zuloaga, Aitzol
    Martin, Jose L.
    Lazaro, Jesus
    Jimenez, Jaime
    [J]. IECON 2006 - 32ND ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS, VOLS 1-11, 2006, : 3828 - +
  • [3] Design of Real-Time FPGA-based Embedded System for Stereo Vision
    Perri, Stefania
    Frustaci, Fabio
    Spagnolo, Fanny
    Corsonello, Pasquale
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [4] Low-cost and Real-time Hardware Implementation of Stereo Vision System on FPGA
    Fathi, Mostafa
    Sheikhaei, Samad
    Tavakoli, Javad
    [J]. 2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 258 - 263
  • [5] Real-Time Binocular Stereo Vision System Based on FPGA
    Ma, Jiawei
    Yin, Wei
    Zuo, Chao
    Feng, Shijie
    Chen, Qian
    [J]. SIXTH INTERNATIONAL CONFERENCE ON OPTICAL AND PHOTONIC ENGINEERING (ICOPEN 2018), 2018, 10827
  • [6] Real-time High-quality Stereo Vision System in FPGA
    Wang, Wenqiang
    Yan, Jing
    Xu, Ningyi
    Wang, Yu
    Hsu, Feng-Hsiung
    [J]. PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2013, : 358 - 361
  • [7] FPGA based real-time on-road stereo vision system
    Dehnavi, M.
    Eshghi, M.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 81 : 32 - 43
  • [8] Real-Time High-Quality Stereo Vision System in FPGA
    Wang, Wenqiang
    Yan, Jing
    Xu, Ningyi
    Wang, Yu
    Hsu, Feng-Hsiung
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2015, 25 (10) : 1696 - 1708
  • [9] A real-time FPGA based architecture for stereo vision
    Arias-Estrada, M
    Xicotencatl, JM
    [J]. REAL-TIME IMAGING V, 2001, 4303 : 59 - 66
  • [10] Design and Implementation of Stereo Vision System Based on FPGA
    Wang, Qian
    Gu, Xin
    Wang, Hua
    Yao, Guowei
    [J]. WIRELESS AND SATELLITE SYSTEMS, PT I, 2019, 280 : 766 - 774