2+2 Switched-Current Delta-Sigma Modulator with Digital Noise Cancellation Circuit

被引:0
|
作者
Sung, Guo-Ming [1 ]
Lee, Chun-Ting [1 ]
Chao, Sian-Wei [1 ]
机构
[1] Natl Taipei Univ Technol, Dept Elect Engn, Taipei, Taiwan
关键词
Delta-sigma modulator; switched-current; multistage-noise-shaping; feedback memory cell; digital noise-cancellation circuit; ADC;
D O I
10.1109/IS3C50286.2020.00064
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes a 2+2 switched-current (SI) multi-stage noise-shaping (MASH) delta-sigma modulator (DSM) with a digital noise-cancellation circuit (DNCC) by using a TSMC 0.18 mu m 1P6M CMOS process. In view of areaefficiency, the current-mode sample-and-hold circuit (S/H) is designed to reduce the chip area considerably. It plays a vital role in the performance of the DSM. Note that the input impedance of the modified current-mode feedback memory cell (FMC) is decreased by [2 +(g'(m3)/g(m1) - 1) x A] times relative to a traditional FMC and the input current is being processed more quickly. However, it suffers the transmitted error particularly for small input currents. The MASH architecture inherited a superior signal-to-noise-and-distortion ratio (SNDR) by using an effective digital noise cancellation circuit (DNCC) and a low-pass filter varied from 10 Hz to 20 kHz. The designed current-mode DNCC is composed of six delay components using master-slave D flip-flop and a logic circuit using the karnaugh map. Post-layout simulations reveal that the simulated SNDR was 90.4 dB and the ENOB was 14.73 bits. The designed IC consumes 18.19 mW at a chip area of 0.13 mm(2) and a simulated FoM of 24.5 pJ/conv. The advantages of our modulator are its small chip area and high processing speed at all input currents.
引用
收藏
页码:220 / 223
页数:4
相关论文
共 50 条
  • [41] Delta-sigma modulator based analog multiplier with digital output
    Diwakar, Krishna M.
    Senthilpari, Chinnaiyan
    Singh, Ajay Kumar
    Soong, Lim Way
    Recent Patents on Electrical Engineering, 2009, 2 (02): : 161 - 164
  • [42] Simulation of Multi-bit Digital Delta-Sigma Modulator
    Yang, Wen-Rong
    Cheng, Yuan-Yuan
    Wang, Jiong-ming
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 337 - 339
  • [43] Adaptable Digital Delta-Sigma Modulator for Multiband Frequency Synthesizer
    Song, Yu
    Moule, Eric C.
    Ignjatovic, Zeljko
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 842 - 845
  • [44] Clock-feedthrough cancellation with compensation circuit for switched-current systems
    Weng, Ro-Min
    Lai, Chung-Wei
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 593 - 595
  • [45] A 2.5v switched-current sigma-delta modulator with a novel class AB memory cell
    Lee, SY
    Tsai, YL
    Su, WZ
    Yang, PH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 613 - 616
  • [46] Analysis of Error Mechanisms in Switched-Current Sigma-Delta Modulators
    José M. de la Rosa
    Belén Pérez-Verdú
    Fernando Medeiro
    Rocío del Río
    Angel Rodríguez-Vázquez
    Analog Integrated Circuits and Signal Processing, 2004, 38 : 175 - 201
  • [47] A Concurrent Triple-Band Digital Transmitter Using Feedforward Noise Cancellation for Delta-Sigma Modulation
    Chung, SungWon
    Ma, Rui
    Shinjo, Shintaro
    Yamanaka, Koji
    Teo, Koon Hoo
    2017 12TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2017, : 400 - 403
  • [48] A Concurrent Triple-Band Digital Transmitter Using Feedforward Noise Cancellation for Delta-Sigma Modulation
    Chung, SungWon
    Ma, Rui
    Shinjo, Shintaro
    Yamanaka, Koji
    Teo, Koon Hoo
    2017 47TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2017, : 1140 - 1143
  • [49] Analysis of error mechanisms in switched-current sigma-delta modulators
    de la Rosa, JM
    Pérez-Verdú, B
    Medeiro, F
    Del Río, R
    Rodríguez-Vázquez, A
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 38 (2-3) : 175 - 201
  • [50] Reconfigurable complex digital Delta-Sigma modulator synthesis for digital wireless transmitters
    Nzeza, C. Nsiala
    Flament, A.
    Frappe, A.
    Kaiser, A.
    Cathelin, A.
    Muller, J.
    ECCSC 08: 4TH EUROPEAN CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMUNICATIONS, 2008, : 320 - +