High Performance GCM Architecture for the Security of High Speed Network

被引:2
|
作者
Mohanraj, Vanitha [1 ]
Sakthivel, R. [1 ]
Paul, Anand [2 ]
Rho, Seungmin [3 ]
机构
[1] Vellore Inst Technol, Vellore, Tamil Nadu, India
[2] Kyungpook Natl Univ, Sch Comp Sci & Engn, Daegu, South Korea
[3] Sungkyul Univ, Dept Media Software, Anyang, South Korea
基金
新加坡国家研究基金会;
关键词
Advanced Encryption Standard; Galois/Counter Mode; GHASH function; Parallel architecture; High performance;
D O I
10.1007/s10766-017-0545-7
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Advanced Encryption Standard (AES) is an effective cryptography algorithm for providing the better data communication since it guaranties high security. The Galois/Counter Mode (AES-GCM) has been integrated in various security constrained applications because it provides both authentication and confidentiality. AES algorithm helps to provide data confidentiality while authentication is provided by a universal GHASH function. Since most of existing GCM architectures concentrated on power and area reduction but an compact and efficient hardware architecture should also be considered. In this paper, high-performance architecture for GCM is proposed and its implementation is described. In order to achieve higher operating frequency and throughput, pipelined S-boxes are used in AES algorithm. For a GCM realization of AES, a high-speed, high-throughput, parallel architecture is proposed. Experimental results proves that the performance of the proposed work is around 17% higher than the existing architecture with 3 Gb/s throughput using TSMC 45-nm CMOS technology.
引用
收藏
页码:904 / 922
页数:19
相关论文
共 50 条
  • [31] Performance Measurement Methods over high speed network
    Sun, Ping
    [J]. 2012 INTERNATIONAL CONFERENCE ON INTELLIGENCE SCIENCE AND INFORMATION ENGINEERING, 2012, 20 : 220 - 223
  • [32] High Performance and High Scalable Packet Classification Algorithm for Network Security Systems
    Pak, Wooguil
    Choi, Young-June
    [J]. IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2017, 14 (01) : 37 - 49
  • [33] A High Speed Reconfigurable Virus Detection Processor for Embedded Network Security
    Kanimozhi, R.
    Rajaram, Uma
    Subashini, C.
    [J]. 2012 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ENGINEERING AND ENERGY MANAGEMENT (ICETEEEM - 2012), 2012, : 249 - 252
  • [34] Maestro2: High speed network technology for high performance computing
    Aoki, K
    Yamagiwa, S
    Ferreira, K
    Campos, LM
    Ono, M
    Wada, K
    Sousa, L
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-7, 2004, : 1033 - 1037
  • [35] Performance of a high-level parallel language on a high-speed network
    Bal, H
    Bhoedjang, R
    Hofman, R
    Jacobs, C
    Langendoen, K
    Ruhl, T
    Verstoep, K
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1997, 40 (01) : 49 - 64
  • [36] HPQ: A High Capacity Hybrid Priority Queue Architecture for High-Speed Network Switches
    Benacer, Imad
    Boyer, Francois-Raymond
    Savaria, Yvon
    [J]. 2018 16TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2018, : 229 - 233
  • [37] TOWARD ALTERNATIVE HIGH-SPEED NETWORK CONCEPTS - THE SWIFT ARCHITECTURE
    CHLAMTAC, I
    GANZ, A
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1990, 38 (04) : 431 - 439
  • [38] A flexible communication architecture to support multimedia services in high speed network
    Park, J
    Kim, S
    Lee, JH
    Lee, JY
    Lee, S
    [J]. TWELFTH INTERNATIONAL CONFERENCE ON INFORMATION NETWORKING (ICOIN-12), PROCEEDINGS, 1998, : 58 - 63
  • [39] Neural network architecture for high-speed database query processing
    Iowa State Univ, Ames, United States
    [J]. Microcomput Appl, 1 (7-13):
  • [40] A flexible communication architecture to support multimedia services in high speed network
    Park, J
    Lee, S
    Kim, S
    Lee, T
    Lee, J
    Lee, S
    [J]. INFORMATION NETWORKING IN ASIA, 2001, 3 : 63 - 74