Digit-serial systolic multiplier for finite fields GF(2m)

被引:52
|
作者
Guo, JH [1 ]
Wang, CL [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 300, Taiwan
来源
关键词
digit-serial architecture; finite field multiplication; standard basis; systolic array; VLSI;
D O I
10.1049/ip-cdt:19981906
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new digit-serial systolic array is proposed for computing multiplications in finite fields GF(2(m)) With the standard basis representation. If input data come in continuously the proposed array can produce multiplication results at a rate of one every [m/L] clock cycles, where L is the selected digit size. Each cell of the array can be further pipelined so that the maximum propagation delay can be kept small to maintain a high clock rate when the digit size L gets large. The proposed architecture possesses the features of regularity, modularity, and unidirectional data flow. It is thus well suited to VLSI implementation with fault-tolerant design. As compared with existing bit-serial and bit-parallel multipliers for GF(2(m)), the proposed digit-serial architecture gains an advantage in terms of improving the trade-off between throughput performance and hardware complexity.
引用
收藏
页码:143 / 148
页数:6
相关论文
共 50 条
  • [1] A New digit-serial systolic multiplier for finite fields GF(2m)
    Kim, KW
    Lee, KJ
    Yoo, KY
    [J]. 2001 INTERNATIONAL CONFERENCES ON INFO-TECH AND INFO-NET PROCEEDINGS, CONFERENCE A-G: INFO-TECH & INFO-NET: A KEY TO BETTER LIFE, 2001, : E128 - E133
  • [2] An efficient digit-serial systolic multiplier for finite fields GF(2m)
    Kim, CH
    Han, SD
    Hong, CP
    [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 361 - 365
  • [3] Efficient digit-serial systolic multiplier for finite fields GF(2m)
    Kim, KW
    Lee, KJ
    Yoo, KY
    [J]. COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2001, : 205 - 208
  • [4] A fast digit-serial systolic multiplier for finite field GF(2m)
    Kim, Chang Hoon
    Kwon, Soonhak
    Hong, Chun Pyo
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1268 - 1271
  • [5] A digit-serial multiplier for finite field GF(2m)
    Kim, CH
    Hong, CP
    Kwon, S
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (04) : 476 - 483
  • [6] Super Digit-Serial Systolic Multiplier Over GF(2m)
    Lee, Chiou-Yng
    [J]. 2012 SIXTH INTERNATIONAL CONFERENCE ON GENETIC AND EVOLUTIONARY COMPUTING (ICGEC), 2012, : 509 - 513
  • [7] A versatile and scalable digit-serial/parallel multiplier architecture for finite fields GF(2m)
    Hütter, M
    Gorssschädl, J
    Kamendje, GA
    [J]. ITCC 2003: INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 2003, : 692 - 700
  • [8] Unified digit-serial multiplier/inverter in finite field GF(2m)
    Fan, Junfeng
    Verbauwhede, Ingrid
    [J]. 2008 IEEE INTERNATIONAL WORKSHOP ON HARDWARE-ORIENTED SECURITY AND TRUST, 2008, : 72 - 75
  • [9] Novel Hybrid-Size Digit-Serial Systolic Multiplier over GF(2m)
    Hu, Zhenji
    Xie, Jiafeng
    [J]. SYMMETRY-BASEL, 2018, 10 (11):
  • [10] A novel digit-serial dual basis systolic karatsuba multiplier over GF(2m)
    [J]. Lin, J.-M. (jimmy@fcu.edu.tw), 1600, Computer Society of the Republic of China (23):