Hardware Implementation of High-Performance Polynomial Multiplication for KEM Saber

被引:1
|
作者
Tu, Yazheng [1 ]
He, Pengzhou [1 ]
Lee, Chiou-Yng [2 ]
Chasaki, Danai [1 ]
Xie, Jiafeng [1 ]
机构
[1] Villanova Univ, Dept Elect & Comp Engn, Villanova, PA 19085 USA
[2] Lunghwa Univ Sci & Technol, Dept Comp Informat & Network Engn, Taoyuan, Taiwan
关键词
D O I
10.1109/ISCAS48785.2022.9937606
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recent advances in quantum computing have initiated a new round of cryptosystem innovation as the existing public-key cryptosystems are proven to be vulnerable to quantum attacks. Several types of cryptographic algorithms have been proposed for possible post-quantum cryptography (PQC) candidates and the lattice-based key encapsulation mechanism (KEM) Saber is one of the most promising algorithms. Noticing that the polynomial multiplication over ring is the key arithmetic operation of KEM Saber, in this paper, we propose a novel strategy for efficient implementation of polynomial multiplication on the hardware platform. First of all, we present the proposed mathematical derivation process for polynomial multiplication. Then, the proposed hardware structure is provided. Finally, field-programmable gate array (FPGA) based implementation results are obtained, and it is shown that the proposed design has better performance than the existing ones. The proposed polynomial multiplication can be further deployed to construct efficient hardware cryptoprocessors for KEM Saber.
引用
收藏
页码:1160 / 1164
页数:5
相关论文
共 50 条
  • [1] HPMA-Saber: High-Performance Polynomial Multiplication Accelerator for KEM Saber
    He, Pengzhou
    Bao, Tianyou
    Tu, Yazheng
    Xie, Jiafeng
    2022 IEEE 40TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2022), 2022, : 525 - 528
  • [2] Novel Implementation of High-Performance Polynomial Multiplication for Unified KEM Saber based on TMVP Design Strategy
    He, Pengzhou
    Xie, Jiafeng
    2023 24TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED, 2023, : 531 - 538
  • [3] CROP: FPGA Implementation of High-Performance Polynomial Multiplication in Saber KEM based on Novel Cyclic-Row Oriented Processing Strategy
    Xie, Jiafeng
    He, Pengzhou
    Lee, Chiou-Yng
    2021 IEEE 39TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2021), 2021, : 130 - 137
  • [4] High-Performance Hardware Implementation of the Saber Key Encapsulation Protocol
    Li, Dejian
    Zhong, Junjie
    Cheng, Song
    Zhang, Yuantuo
    Gao, Shunxian
    Cui, Yijun
    ELECTRONICS, 2024, 13 (04)
  • [5] Sparse Polynomial Multiplication-based High-Performance Hardware Implementation for CRYSTALS-Dilithium
    Zhao, Hang
    Zhao, Cankun
    Zhu, Wenping
    Yang, Bohan
    Wei, Shaojun
    Liu, Leibo
    2024 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST, HOST, 2024, : 150 - 159
  • [6] Lightweight and Efficient Hardware Implementation for Saber Using NTT Multiplication
    Xu, Tianyu
    Cui, Yijun
    Liu, Dongsheng
    Wang, Chenghua
    Liu, Weigiang
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 601 - 605
  • [7] Systolic Acceleration of Polynomial Multiplication for KEM Saber and Binary Ring-LWE Post-Quantum Cryptography
    Bao, Tianyou
    He, Pengzhou
    Xie, Jiafeng
    2022 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2022, : 157 - 160
  • [8] High-Performance Hardware Implementation of Elliptic Curve Cryptography Point Multiplication over GF(p)
    Gao W.
    Luo Y.
    Li J.
    Wu H.
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2021, 41 (09): : 977 - 984
  • [9] HARDWARE IMPLEMENTATION OF A HIGH-PERFORMANCE TRIGGER SYSTEM
    GENTHER, SA
    EVEL, EA
    HEWLETT-PACKARD JOURNAL, 1986, 37 (04): : 26 - 32
  • [10] A Hardware-Accelerated ECDLP with High-Performance Modular Multiplication
    Judge, Lyndon
    Mane, Suvarna
    Schaumont, Patrick
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2012, 2012