High-Performance Hardware Implementation of the Saber Key Encapsulation Protocol

被引:1
|
作者
Li, Dejian [1 ]
Zhong, Junjie [2 ]
Cheng, Song [1 ]
Zhang, Yuantuo [2 ]
Gao, Shunxian [1 ]
Cui, Yijun [2 ]
机构
[1] Beijing Smart Chip Microelect Technol Co Ltd, State Grid Key Lab Power Ind Chip Reliabil Technol, Beijing 100192, Peoples R China
[2] Nanjing Univ Aeronaut & Astronaut, Coll Elect & Informat Engn, Nanjing 211106, Peoples R China
关键词
hardware security; post-quantum cryptography; Saber key encapsulation protocol; polynomial multiplication optimization;
D O I
10.3390/electronics13040675
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Information is pivotal in contemporary society, highlighting the necessity for a secure cryptographic system. The emergence of quantum algorithms and the swift advancement of specialized quantum computers will render traditional cryptography susceptible to quantum attacks in the foreseeable future. The lattice-based Saber key encapsulation protocol holds significant value in cryptographic research and practical applications. In this paper, we propose three types of polynomial multipliers for various application scenarios including lightweight Schoolbook multiplier, high-throughput multiplier based on the TMVP-Schoolbook algorithm and improved pipelined NTT multiplier. Other principal modules of Saber are designed encompassing the hash function module, sampling module and functional submodule. Based on our proposed multiplier, we implement the overall hardware circuits of the Saber key encapsulation protocol. Experimental results demonstrate that our overall hardware circuits have different advantages. Our lightweight implementation has minimal resource consumption. Our high-throughput implementation only needs 23.28 mu s to complete the whole process, which is the fastest among the existing works. The throughput rate is 10,988 Kbps and the frequency is 416 MHz. Our hardware implementation based on the improved pipelined NTT multiplier achieved a good balance between area and performance. The overall frequency can reach 357 MHz.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] Hardware Implementation of High-Performance Polynomial Multiplication for KEM Saber
    Tu, Yazheng
    He, Pengzhou
    Lee, Chiou-Yng
    Chasaki, Danai
    Xie, Jiafeng
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1160 - 1164
  • [2] SaberX4: High-throughput Software Implementation of Saber Key Encapsulation Mechanism
    Roy, Sujoy Sinha
    2019 IEEE 37TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2019), 2019, : 321 - 324
  • [3] HARDWARE IMPLEMENTATION OF A HIGH-PERFORMANCE TRIGGER SYSTEM
    GENTHER, SA
    EVEL, EA
    HEWLETT-PACKARD JOURNAL, 1986, 37 (04): : 26 - 32
  • [4] High-Performance Hardware Implementation of CRYSTALS-Dilithium
    Beckwith, Luke
    Duc Tri Nguyen
    Gaj, Kris
    2021 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT), 2021, : 250 - 259
  • [5] On a High-performance and Balanced Method of Hardware Implementation for AES
    Zhang, Xiaotao
    Li, Hui
    Yang, Shouwen
    Han, Shuangshuang
    2013 IEEE 7TH INTERNATIONAL CONFERENCE ON SOFTWARE SECURITY AND RELIABILITY - COMPANION (SERE-C), 2013, : 16 - 20
  • [6] High-Performance Hardware Implementation of LED block cipher
    Mhaouch, Ayoub
    Fradi, Marwa
    Gtifa, Wafa
    Issa, Khaled
    Ben Abdelali, Abdessalem
    Machhout, Mohsen
    2024 IEEE 7TH INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES, SIGNAL AND IMAGE PROCESSING, ATSIP 2024, 2024, : 317 - 321
  • [7] High-speed instruction-set coprocessor for lattice-based key encapsulation mechanism: Saber in hardware
    Roy S.S.
    Basso A.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2020, 2020 (04): : 443 - 466
  • [8] Hardware Implementation for Analog Key Encapsulation Based on ReRAM PUF
    Rios, Manuel Aguilar
    Assiri, Sareh
    Cambou, Bertrand
    INTELLIGENT COMPUTING, VOL 3, 2022, 508 : 825 - 836
  • [9] High-Performance Hardware Implementation of MPCitH and Picnic3
    Liu G.
    Jia K.
    Wei P.
    Ju L.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2024, 2024 (02): : 190 - 214
  • [10] A High-Performance Hardware Implementation of the LESS Digital Signature Scheme
    Beckwith, Luke
    Wallace, Robert
    Mohajerani, Kamyar
    Gaj, Kris
    POST-QUANTUM CRYPTOGRAPHY, PQCRYPTO 2023, 2023, 14154 : 57 - 90