A 20 nm robust single-ended boost-less 7T FinFET sub-threshold SRAM cell under process-voltage-temperature variations

被引:9
|
作者
Kushwah, C. B. [1 ]
Vishvakarma, S. K. [1 ]
Dwivedi, D. [2 ]
机构
[1] IIT, Nanoscale Devices VLSI Circuit & Syst Design Lab, Elect Engn, Indore, Madhya Pradesh, India
[2] IBM Corp, Syst Technol Grp, Bangalore, Karnataka, India
关键词
Boost-less; FinFET; Process-voltage-temperature; SRAM; Sub-threshold; Ultra-low power;
D O I
10.1016/j.mejo.2016.02.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel 20 nm FinFET based 7T SRAM cell is presented. Proposed 7T SRAM cell involves the breaking-up of feedback between the true storing nodes which enhances the write-ability of the cell at ultra-low voltage power supply without boosted supply and write assist. The read decoupling and feedback cutting makes proposed 7T SRAM cell more robust to process variations in sub-threshold regime. For proposed 7T SRAM cell, the mean and standard-deviation (mu/sigma) ratio of hold static noise margin is 31.5% higher than that of conventional iso-area 5T SRAM cell at 0.5 V VDD. The 7T SRAM cell has 66.4% higher mu/sigma of read margin as that of 5T SRAM cell at 0.25 V VDD. The write static noise margin of 7T SRAM cell is similar to 50% of VDD for all VDD values whereas 5T SRAM cell fails to write. During write '0', the proposed cell consumes only 0.11 x power as that of 5T SRAM cell at 0.8 V VDD. The read operation of 7T SRAM cell consumes 0.34 x lesser power than 5T SRAM cell read operation for all values of bit-line capacitances at 0.2 V VDD. At 0.2 V VDD, the 7T SRAM cell has 0.46 x lower write '0' delay as that of 5T SRAM cell. The write delay of 7T SRAM cell is 0.32 x lower as that of 5T SRAM cell at 0.8 V VDD. The techniques used by the proposed 7T SRAM cell allow it to operate at ultra-low voltage supply without any write assist in 20 nm FinFET technology node. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:75 / 88
页数:14
相关论文
共 11 条
  • [1] Single-Ended Sub-threshold FinFET 7T SRAM Cell Without Boosted Supply
    Kushwah, C. B.
    Vishvakarma, S. K.
    Dwivedi, D.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [2] Single-Ended Boost-Less (SE-BL) 7T Process Tolerant SRAM Design in Sub-threshold Regime for Ultra-Low-Power Applications
    Kushwah, C. B.
    Vishvakarma, S. K.
    Dwivedi, D.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (02) : 385 - 407
  • [3] Single-Ended Boost-Less (SE-BL) 7T Process Tolerant SRAM Design in Sub-threshold Regime for Ultra-Low-Power Applications
    C. B. Kushwah
    S. K. Vishvakarma
    D. Dwivedi
    [J]. Circuits, Systems, and Signal Processing, 2016, 35 : 385 - 407
  • [4] A novel single-ended 9T FinFET sub-threshold SRAM cell with high operating margins and low write power for low voltage operations
    Pahuja, Hitesh
    Tyagi, Mintu
    Panday, Sudhakar
    Singh, Balwinder
    [J]. INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 99 - 116
  • [5] Single-Ended Sub-threshold 9T SRAM Cell With Ground Cut-Off
    Adarsh, Smaran
    Tanmay, M.
    Sunita, M. S.
    [J]. 2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [6] A New Sub-Threshold 7T SRAM Cell Design with Capability of Bit-Interleaving in 90 nm CMOS
    Pasandi, Ghasem
    Fakhraie, Seid Mehdi
    [J]. 2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [7] Single-Ended 9T SRAM Cell for Near-Threshold Voltage Operation With Enhanced Read Performance in 22-nm FinFET Technology
    Yang, Younghwi
    Park, Juhyun
    Song, Seung Chul
    Wang, Joseph
    Yeap, Geoffrey
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2748 - 2752
  • [8] A near-threshold 7T SRAM cell with high write and read margins and low write time for sub-20 nm FinFET technologies
    Ansari, Mohammad
    Afzali-Kusha, Hassan
    Ebrahimi, Behzad
    Navabi, Zainalabedin
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 91 - 106
  • [9] A Near-Threshold Soft Error Resilient 7T SRAM Cell with Low Read Time for 20 nm FinFET Technology
    Asli, Rahebeh Niaraki
    Taghipour, Shiva
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (04): : 449 - 462
  • [10] A Near-Threshold Soft Error Resilient 7T SRAM Cell with Low Read Time for 20 nm FinFET Technology
    Rahebeh Niaraki Asli
    Shiva Taghipour
    [J]. Journal of Electronic Testing, 2017, 33 : 449 - 462