200 V Enhancement-Mode p-GaN HEMTs Fabricated on 200 mm GaN-on-SOI With Trench Isolation for Monolithic Integration

被引:111
|
作者
Li, Xiangdong [1 ,2 ]
Van Hove, Marleen [1 ]
Zhao, Ming [1 ]
Geens, Karen [1 ]
Lempinen, Vesa-Pekka [3 ]
Sormunen, Jaakko [3 ]
Groeseneken, Guido [1 ,2 ]
Decoutere, Stefaan [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
[2] Katholieke Univ Leuven, Dept Elect Engn, B-3001 Leuven, Belgium
[3] Okmet Oyj, FI-01301 Vantaa, Finland
关键词
p-GaN; AlGaN/GaN HEMTs; GaN-on-SOI; 200V; trench isolation; monolithic integration; ALGAN/GAN HEMTS; GROWTH;
D O I
10.1109/LED.2017.2703304
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Monolithic integration of a half bridge on the same GaN-on-Si wafer is very challenging because the devices share a common conductive Si substrate. In this letter, we propose to use GaN-on-SOI (silicon-on-insulator) to isolate the devices by trench etching through the GaN/Si(111) layers and stopping in the SiO2 buried layer. By well-controlled epitaxy and device fabrication, high-performance 200 V enhancement-mode (e-mode) p-GaN high electron mobility transistors with a gate width of 36 mm are achieved. This letter demonstrates that by using GaN-on-SOI in combination with trench isolation, it is very promising to monolithically integrate GaN power systems on the same wafer to reduce the parasitic inductance and die size.
引用
收藏
页码:918 / 921
页数:4
相关论文
共 50 条
  • [31] Monolithic integration of enhancement- and depletion-mode AlGaN/GaN HEMTs for GaN digital integrated circuits
    Cai, Y
    Cheng, ZQ
    Tang, WCW
    Chen, KJ
    Lau, KM
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 791 - 794
  • [32] Monolithic Integration of a 5-MHz GaN Half-Bridge in a 200-V GaN-on-SOI Process: Programmable dv/dt Control and Floating High-Voltage Level-Shifter
    Jiang, Wan Lin
    Murray, Samantha Kadee
    Zaman, Mohammad Shawkat
    De Vleeschouwer, Herbert
    Roig, Jaume
    Moens, Peter
    Trescases, Olivier
    [J]. 2021 THIRTY-SIXTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2021), 2021, : 728 - 734
  • [33] Integration of 650 V GaN Power ICs on 200 mm Engineered Substrates
    Li, Xiangdong
    Geens, Karen
    Wellekens, Dirk
    Zhao, Ming
    Magnani, Alessandro
    Amirifar, Nooshin
    Bakeroot, Benoit
    You, Shuzhen
    Fahle, Dirk
    Hahn, Herwig
    Heuken, Michael
    Odnoblyudov, Vlad
    Aktas, Ozgur
    Basceri, Cem
    Marcon, Denis
    Groeseneken, Guido
    Decoutere, Stefaan
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2020, 33 (04) : 534 - 538
  • [34] Reliability of 200mm E-mode GaN-on-Si Power HEMTs
    Zhou, David C.
    Li, William
    Shen, Jingyu
    Chen, Leilei
    Zhao, Thomas
    Lin, Kent
    Zhang, Martin
    Chen, Larry
    Chiu, H. C.
    Zhang, Jeff
    Wong, Roy K-Y
    [J]. 2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [35] High Threshold Voltage p-GaN Gate Power Devices on 200 mm Si
    Kim, Jongseob
    Hwang, Sun-Kyu
    Hwang, Injun
    Choi, Hyoji
    Chong, Soogine
    Choi, Hyun-Sik
    Jeon, Woochul
    Choi, Hyuk Soon
    Kim, Jun Yong
    Park, Young Hwan
    Kim, Kyung Yeon
    Park, Jong-Bong
    Ha, Jong-Bong
    Park, Ki Yeol
    Oh, Jaejoon
    Shin, Jai Kwang
    Chung, U-In
    Yoo, In-Kyeong
    Kim, Kinam
    [J]. 2013 25TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2013, : 315 - 318
  • [36] Device Model and Energy Loss Mechanism of Enhancement-Mode p-GaN HEMTs Under Unclamped-Inductive-Switching Stress
    Zhao, Yao-Peng
    Luo, Pan
    Li, Jia-Mao
    Wang, Chong
    Yang, Lei
    Wen, Hai-Bing
    Li, Ang
    Liu, Kai
    Mao, Wei
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (07) : 4066 - 4071
  • [37] Enhancement-mode GaN Hybrid MOS-HEMTs with Breakdown Voltage of 1300V
    Tang, K.
    Li, Z.
    Chow, T. P.
    Niiyama, Y.
    Nomura, T.
    Yoshida, S.
    [J]. 2009 21ST INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2009, : 279 - +
  • [38] High performance AlInN/AlN/GaN p-GaN back barrier Gate-Recessed Enhancement-Mode HEMT
    Adak, Sarosij
    Sarkar, Arghyadeep
    Swain, Sanjit
    Pardeshi, Hemant
    Pati, Sudhansu Kumar
    Sarkar, Chandan Kumar
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2014, 75 : 347 - 357
  • [39] GaN HEMTs with Breakdown Voltage of 2200 V Realized on a 200 mm GaN-on-Insulator(GNOI)-on-Si Wafer
    Liu, Zhihong
    Xie, Hanlin
    Lee, Kwang Hong
    Tan, Chuan Seng
    Ng, Geok Ing
    Fitzgerald, Eugene A.
    [J]. 2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T242 - T243
  • [40] GaN HEMTs with Breakdown Voltage of 2200 v Realized on a 200 mm GaN-on-Insulator(GNOI)-on-Si Wafer
    Liu, Zhihong
    Xie, Hanlin
    Lee, Kwang Hong
    Tan, Chuan Seng
    Ng, Geok Ing
    Fitzgerald, Eugene A.
    [J]. Digest of Technical Papers - Symposium on VLSI Technology, 2019, 2019-June