Thermal modeling, characterization and management of on-chip networks

被引:0
|
作者
Shang, L [1 ]
Peh, LS [1 ]
Kumar, A [1 ]
Jha, NK [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to the wire delay constraints in deep submicron technology and increasing demand for on-chip bandwidth, networks are becoming the pervasive interconnect fabric to connect processing elements on chip. With ever-increasing power density and cooling costs, the thermal impact of on chip networks needs to be urgently addressed. In this work, we first characterize the thermal profile of the MIT Raw chip. Our stud), shows networks having comparable thermal impact as the processing elements and contributing significantly to overall chip temperature, thus motivating the need for network thermal management. The characterization is based on an architectural thermal model we developed for on-chip networks that takes into account the thermal correlation between routers across the chip and factors in the thermal contribution of on-chip interconnects. Our thermal model is validated against finite-element based simulators for an actual chip with associated power measurements, with an average error of 5.3%. We next propose ThennalHerd, a distributed, collaborative run-time thermal management scheme for on-chip networks that uses distributed throttling and thermal correlation based routing to tackle thermal emergencies. Our simulations show ThermalHerd effectively ensuring thermal safety with little performance impact. With Raw as our platform, we further show how our work can be extended to the analysis and management of entire on-chip systems, jointly considering both processors and networks.
引用
收藏
页码:67 / 78
页数:12
相关论文
共 50 条
  • [21] Modeling and characterization of long on-chip interconnections for highperformance microprocessors
    Deutsch, A
    Kopcsay, GV
    Surovic, CW
    Rubin, BJ
    Terman, LM
    Dunne, RP
    Gallo, TA
    Dennard, RH
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (05) : 547 - 567
  • [22] Adaptive Backpressure: Efficient Buffer Management for On-Chip Networks
    Becker, Daniel U.
    Jiang, Nan
    Michelogiannakis, George
    Dally, William J.
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 419 - 426
  • [23] On-chip thermal management of hotspots using a perspiration nanopatch
    Narayanan, Shankar
    Fedorov, Andrei G.
    Joshi, Yogendra K.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2010, 20 (07)
  • [24] Intelligent On/Off Dynamic Link Management for On-Chip Networks
    Savva, Andreas G.
    Theocharides, Theocharis
    Soteriou, Vassos
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2012, 2012
  • [25] Characterization and Modeling of on-chip inductor substrate coupling effect
    Chao, CJ
    Wong, SC
    Hsu, CJ
    Chen, MJ
    Leu, LY
    2002 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2002, : 311 - 314
  • [26] Dynamic on-chip thermal optimization for three-dimensional networks-on-chip
    Al-Dujaily, R. (raaed.aldujaily@newcastle.ac.uk), 1600, Oxford University Press (56):
  • [27] Dynamic On-Chip Thermal Optimization for Three-Dimensional Networks-On-Chip
    Al-Dujaily, Ra'ed
    Mak, Terrence
    Lam, Kai-Pui
    Xia, Fei
    Yakovlev, Alex
    Poon, Chi-Sang
    COMPUTER JOURNAL, 2013, 56 (06): : 756 - 770
  • [28] Polymorphic on-chip networks
    Kim, Martha Mercaldi
    Davis, John D.
    Oskin, Mark
    Austin, Todd
    ISCA 2008 PROCEEDINGS: 35TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2008, : 101 - +
  • [29] Modeling on-chip communication
    Seceleanu, T
    Plosila, J
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 89 - 92
  • [30] Thermal Management of On-Chip Hot Spots and 3D Chip Stacks
    Bar-Cohen, Avram
    IEEE INTERNATIONAL CONFERENCE ON MICROWAVES, COMMUNICATIONS, ANTENNAS AND ELECTRONICS SYSTEMS (COMCAS 2009), 2009,