A Three-Stage Comparator and Its Modified Version With Fast Speed and Low Kickback

被引:10
|
作者
Zhuang, Haoyu [1 ]
Cao, Wenzhen [1 ]
Peng, Xizhu [1 ]
Tang, He [1 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu 611731, Peoples R China
关键词
Latches; Delays; Very large scale integration; Logic gates; Transistors; Parasitic capacitance; MOSFET; Comparator; high speed; low kickback; CMOS; ADC;
D O I
10.1109/TVLSI.2021.3077624
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief presents a three-stage comparator and its modified version to improve the speed and reduce the kickback noise. Compared to the traditional two-stage comparators, the three-stage comparator in this work has an extra amplification stage, which enlarges the voltage gain and increases the speed. Unlike the traditional two-stage structure that uses pMOS input pair in the regeneration stage, the three-stage comparator makes it possible to use nMOS input pairs in both the regeneration stage and the amplification stage, further increasing the speed. Furthermore, in the proposed modified version of three-stage comparator, a CMOS input pair is adopted at the amplification stage. This greatly reduces the kickback noise by canceling out the nMOS kickback through the pMOS kickback. It also adds an extra signal path in the regeneration stage, which helps increase the speed further. For easy comparison, both the conventional two-stage and the proposed three-stage comparators are implemented in the same 130-nm CMOS process. Measured results show that the modified version of three-stage comparator improves the speed by 32%, and decreases the kickback noise by ten times. This improvement is not at the cost of increased input referred offset or noise.
引用
收藏
页码:1485 / 1489
页数:5
相关论文
共 50 条
  • [1] A high-speed and high-resolution CMOS comparator with three-stage preamplifier
    Jiang Li
    Xu Weisheng
    Yu Youling
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (04)
  • [2] A high-speed and high-resolution CMOS comparator with three-stage preamplifier
    江利
    许维胜
    余有灵
    Journal of Semiconductors, 2010, (04) : 80 - 84
  • [3] High-Speed Low-Power Single-Stage Latched-Comparator with Improved Gain and Kickback Noise Rejection
    Kazeminia, Sarang
    Mousazadeh, Morteza
    Hadidi, Khayrollah
    Khoei, Abdollah
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 216 - 219
  • [4] A low-kickback-noise and low-voltage latched comparator for high-speed folding and interpolating ADC
    Zhang, Guohe
    Wang, Bo
    Liang, Feng
    Shao, Zhibiao
    IEICE ELECTRONICS EXPRESS, 2008, 5 (22): : 943 - 948
  • [5] A modified three-stage data envelopment analysis: The Netherlands
    Blank J.L.T.
    Valdmanis V.
    The European Journal of Health Economics, 2005, 6 (1) : 65 - 72
  • [6] A MODIFIED THREE-STAGE METHOD FOR POLARIMETRIC SAR INTERFEROMETRY
    Sun, Xiaofan
    Xiang, Maosheng
    Chong, Jinsong
    2019 INTERNATIONAL RADAR CONFERENCE (RADAR2019), 2019, : 98 - 102
  • [7] A low-kickback-noise latched comparator for high-speed flash analog-to-digital converters
    Chen, J
    Kurachi, S
    Shen, SM
    Liu, HW
    Yoshimasu, T
    Suh, YJ
    INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2005, VOLS 1 AND 2, PROCEEDINGS, 2005, : 250 - 253
  • [8] Design of Conventional three-stage CMOS comparator in 90-nm CMOS Technology and comparative analysis with its counterparts
    Nanda, Satyabrata
    Panda, Avipsa S.
    2015 INTERNATIONAL CONFERENCE ON SMART SENSORS AND SYSTEMS (IC-SSS 2015), 2015,
  • [9] A three-stage SCOPF considering fast converter control and generator droop
    Bhardwaj, Vaishally
    Ergun, Hakan
    Heylen, Evelyn
    Van Hertem, Dirk
    ELECTRIC POWER SYSTEMS RESEARCH, 2023, 221
  • [10] Reduction of Kickback Noise in a High-Speed, Low-Power Domino Logic-Based Clocked Regenerative Comparator
    Dastagiri, N. Bala
    Kishore, K. Hari
    Kumar, G. Vinit
    Reddy, M. Janga
    ICCCE 2018, 2019, 500 : 439 - 447