A modified high-radix scalable montgomery multiplier

被引:0
|
作者
Fan, Yibo [1 ]
Zeng, Xiaoyang [1 ]
Yu, Yu [1 ]
Wang, Gang [1 ]
Zhang, Qianling [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposed a high-radix scalable Montgomery multiplier with the efficient data-path and half latency. By using new algorithm proposed by this paper, it achieves shorter critical path by calculating coefficient q(Y) and q(M) in parallel. The algorithm can also provide half latency by changing pipeline dataflow through operands dynamic extending during calculation. This design can be used to accept any input precision up to the size of the on-chip memory. An ASIC implementation in 0.25 mu m CMOS technology can perform 1024-bit RSA encryption with 390k bps under 180MHz frequency.
引用
收藏
页码:3382 / +
页数:2
相关论文
共 50 条
  • [1] High-Radix Design of a Scalable Montgomery Modular Multiplier With Low Latency
    Zhang, Bo
    Cheng, Zeming
    Pedram, Massoud
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (02) : 436 - 449
  • [2] Scalable hardware implementing high-radix Montgomery multiplication algorithm
    Bernard, F.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (2-3) : 117 - 126
  • [3] High-Speed Montgomery Modular Multiplication Using High-Radix Systolic Multiplier
    Zhang Rui
    He Debiao
    Chen Jianhua
    Hu Jin
    [J]. PROCEEDINGS OF 2009 CONFERENCE ON COMMUNICATION FACULTY, 2009, : 265 - 268
  • [4] Parallel High-Radix Montgomery Multipliers
    Amberg, Philip
    Pinckney, Nathaniel
    Harris, David Money
    [J]. 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 772 - 776
  • [5] Fast RSA decryption through high-radix scalable Montgomery modular multipliers
    Wu Tao
    Li ShuGuo
    Liu LiTian
    [J]. SCIENCE CHINA-INFORMATION SCIENCES, 2015, 58 (06) : 1 - 16
  • [6] Fast RSA decryption through high-radix scalable Montgomery modular multipliers
    WU Tao
    LI ShuGuo
    LIU LiTian
    [J]. Science China(Information Sciences), 2015, 58 (06) : 136 - 151
  • [7] SPA against an FPGA-based RSA implementation with a high-radix montgomery multiplier
    Miyamoto, Atsushi
    Homma, Naofurni
    Aoki, Takafumi
    Satoht, Akashi
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1847 - +
  • [8] High speed radix-16 design of a scalable montgomery multiplier
    Fan, YB
    Zeng, XY
    Yu, Y
    Gang, W
    Deng, H
    Zhang, QL
    [J]. 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 207 - 210
  • [9] Parallelized radix-2 scalable Montgomery multiplier
    Jiang, Nan
    Harris, David
    [J]. VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 146 - 150
  • [10] High-radix montgomery modular exponentiation on reconfigurable hardware
    Blum, T
    Paar, C
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2001, 50 (07) : 759 - 764