共 50 条
- [1] DC-link Capacitor Voltage Balancing in Five-level Neutral Point Clamped Inverters using Space Vector Modulation [J]. IECON 2017 - 43RD ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2017, : 1037 - 1042
- [2] Capacitor voltage balancing using redundant states for five-level multilevel inverter [J]. 2007 INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS, VOLS 1-4, 2007, : 1255 - 1261
- [3] Capacitor Voltage Balancing using Minimum Loss SVPWM for a Five-Level Diode-Clamped Converter [J]. 2014 TWENTY-NINTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2014, : 225 - 230
- [4] Dc-link Capacitor Voltage Balancing for a Five-level Diode-clamped Active Power Filter Using Redundant Vectors [J]. 2010 20TH AUSTRALASIAN UNIVERSITIES POWER ENGINEERING CONFERENCE (AUPEC 2010): POWER QUALITY FOR THE 21ST CENTURY, 2010,
- [5] Capacitor voltage unbalance minimization for three-phase five-level diode-clamped inverter using hexagonal hysteresis space vector modulation [J]. Multiscale and Multidisciplinary Modeling, Experiments and Design, 2024, 7 : 661 - 671
- [8] DC-link Capacitor Voltage Balancing in Neutral Point Clamped Inverters using Space Vector Modulation [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
- [9] DC-Link Capacitor Voltage Balancing using Redundant Vectors for Five-Level Neutral Point Clamped Voltage Source Inverter [J]. 2013 IEEE 14TH INTERNATIONAL VACUUM ELECTRONICS CONFERENCE (IVEC), 2013,
- [10] Capacitor Voltage Balancing of a Five-Level Diode-Clamped Converter using Minimum Loss SVPWM Algorithm for Wide Range Modulation Indices [J]. 2014 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2014, : 227 - 233