Simulation study of the noise figure of nanometer-gate nMOS transistors near the scaling limit

被引:0
|
作者
Cai, M. [1 ]
Liu, M. [1 ]
Taur, Y. [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
关键词
MOSFET; low noise amplifier (LNA); noise measure; gate resistance;
D O I
10.1016/j.sse.2007.02.014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a comprehensive simulation study of the noise figure of the nMOS transistors embedded in a common-source low noise amplifier (LNA) configuration using bulk 40- and 20-mn nMOSFETs, a 20-nm double-gate (DG) nMOSFET (a generic form of FinFET), and a 10-nm DG nMOSFET near the scaling limit. A physics-based two-dimensional (2-D) mixed-mode simulation approach is used to extract the noise parameters at 60 GHz. Minimum noise measure figure (NMFmj) is used to take both the amplifier gain and noise figure into account. The optimal gate bias for a nMOS transistor is found to be 0.2-0.3 V above the threshold voltage. The 40-nm nMOS amplifier has a minimum noise measure figure of 1.8 dB at 60 GHz under the optimized power using current silicide technology. It is shown that the noise performance of CMOS LNAs can be further enhanced by down scaling to 10 nm with sub-1 dB noise figure at 60 GHz. (c) 2007 Elsevier Ltd. All rights reserved.
引用
收藏
页码:667 / 673
页数:7
相关论文
共 50 条
  • [1] Impact of technology scaling on the 1/f noise of thin and thick gate oxide deep submicron NMOS transistors
    Chew, KW
    Yeo, KS
    Chu, SF
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2004, 151 (05): : 415 - 421
  • [2] Simulation of gate-all-around cylindrical transistors for sub-10 nanometer scaling
    Xiao, Deyuan
    Xie, Joseph
    Chi, Minhwa
    Wang, Xi
    Yu, Yuehui
    [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (03): : 447 - 457
  • [4] CHARACTERISTICS OF NMOS/GAA (GATE-ALL-AROUND) TRANSISTORS NEAR THRESHOLD
    FRANCIS, P
    TERAO, A
    FLANDRE, D
    VANDEWIELE, F
    [J]. MICROELECTRONIC ENGINEERING, 1992, 19 (1-4) : 815 - 818
  • [5] Quantum Behavior of Graphene Transistors near the Scaling Limit
    Wu, Yanqing
    Perebeinos, Vasili
    Lin, Yu-ming
    Low, Tony
    Xia, Fengnian
    Avouris, Phaedon
    [J]. NANO LETTERS, 2012, 12 (03) : 1417 - 1423
  • [6] Effect of gate dielectric scaling in nanometer scale vertical thin film transistors
    Moradi, M.
    Fomani, A. A.
    Nathan, A.
    [J]. APPLIED PHYSICS LETTERS, 2011, 99 (22)
  • [7] Simulation and analytical calculation of the noise figure in HEMT gate mixers
    Amrouche, F
    Allam, R
    Paillot, JM
    [J]. 33RD EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, CONFERENCE PROCEEDINGS, 2003, : 351 - 354
  • [8] Impact of downscaling and poly-gate depletion on the RF noise parameters of advanced nMOS transistors
    Nuttinck, S
    Scholten, AJ
    Tiemeijer, LF
    Cubaynes, F
    Dachs, C
    Detcheverry, C
    Hijzen, EA
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (01) : 153 - 157
  • [9] Physically based simulation of fully depleted SOI MOS transistors at nanometer gate lengths
    Burenkov, A.
    Kampen, C.
    Lorenz, J.
    Ryssel, H.
    [J]. MICRO- AND NANOELECTRONICS 2007, 2008, 7025
  • [10] Simulation Study on NMOS Gate Length Variation Using TCAD Tool
    Sanudin, Rahmat
    Sulong, Muhammad Suhaimi
    Morsin, Marlia
    Wahab, Mohd Helmy Abd
    [J]. 2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 276 - 279