Design of SOI FinFET on 32 nm technology node for low standby power (LSTP) operation considering gate-induced drain leakage (GIDL)

被引:4
|
作者
Cho, Seongjae [1 ,3 ]
Lee, Jung Hoon [1 ,3 ]
O'uchi, Shinichi [2 ]
Endo, Kazuhiko [2 ]
Masahara, Meishoku [2 ]
Park, Byung-Gook [1 ,3 ]
机构
[1] Seoul Natl Univ, ISRC, Seoul 151742, South Korea
[2] Natl Inst Adv Ind Sci & Technol, Nanoelect Res Inst, Tsukuba, Ibaraki, Japan
[3] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul 151742, South Korea
关键词
Gate-induced drain leakage (GIDL); Low standby power (LSTP); Doping profile; Numerical simulation; GIDL extraction; CHANNEL;
D O I
10.1016/j.sse.2010.05.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-induced drain leakage (GIDL) has become a crucial factor of determining current characteristics in ultra-small devices where the junction doping concentration is abruptly graded. It should be effectively suppressed for the low standby power operation (LSTP) of highly scaled metal-oxide-semiconductor field effect transistor (MOSFET) devices. In this work, the effects of doping profile on GIDL current are thoroughly investigated. In order to adjust the doping profile, we set up two variables: peak-to-gate edge distance and doping gradient. Underlap length can be also determined by the difference of these two variables. Based on analyses of the combinational effects of peak-to-gate distance and doping gradient, the methods of minimizing GIDL are searched for LSTP operation of silicon (SOI) FinFET on 32 nm technology node. The effective suppression of GIDL current can be achived by a number of combinations made by those two variables, rather than by a unique solution. 2-D and 3-D maps plotting the permissible pairs of variables will be given as the results by numerical simulations. Also, on the way to the aim, a quantitative method of extracting GIDL will be also introduced, which is more physically reasonable compared with existing one. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1060 / 1065
页数:6
相关论文
共 37 条
  • [1] Practical FinFET design considering GIDL for LSTP (low standby power) devices
    Tanaka, K
    Takeuchi, K
    Hane, M
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 1001 - 1004
  • [2] Source/drain optimization of double gate FinFET considering GIDL for low standby power devices
    Tanaka, Katsuhiko
    Takeuchi, Kiyoshi
    Hane, Masami
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (04) : 842 - 847
  • [3] Suppression of gate-induced drain leakage by optimization of junction profiles in 22 nm and 32 nm SOI nFETs
    Schenk, Andreas
    [J]. SOLID-STATE ELECTRONICS, 2010, 54 (02) : 115 - 122
  • [4] GIDL (Gate-Induced Drain Leakage) and parasitic schottky barrier leakage elimination in aggressively scaled HfO2/TiN FinFET devices
    Hoffmann, T
    Doornbos, G
    Ferain, I
    Collaert, N
    Zimmerman, P
    Goodwin, M
    Rooyackers, R
    Kottantharayil, A
    Yim, Y
    Dixit, A
    De Meyer, K
    Jurczak, M
    Biesemans, S
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 743 - 746
  • [5] Gate-Induced Drain-Leakage (GIDL) Programming Method for Soft-Programming-Free Operation in Unified RAM (URAM)
    Han, Jin-Woo
    Ryu, Seong-Wan
    Choi, Sung-Jin
    Choi, Yang-Kyu
    [J]. IEEE ELECTRON DEVICE LETTERS, 2009, 30 (02) : 189 - 191
  • [6] FDSOI Floating Body Cell eDRAM Using Gate-Induced Drain-Leakage (GIDL) Write Current for High Speed and Low Power Applications
    Puget, Sophie
    Bossu, Germain
    Fenouillet-Beranger, Claire
    Perreau, Pierre
    Masson, Pascal
    Mazoyer, Pascale
    Lorenzini, Philippe
    Portal, Jean-Michel
    Bouchakour, Rachid
    Skotnicki, Thomas
    [J]. 2009 IEEE INTERNATIONAL MEMORY WORKSHOP, 2009, : 28 - +
  • [7] A capacitorless 1T-DRAM technology using gate-induced drain-leakage (GIDL) current for low-power and high-speed embedded memory
    Yoshida, E
    Tanaka, T
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) : 692 - 697
  • [8] A design of a capacitorless 1T-DRAM cell using gate-induced drain leakage (GIDL) current for low-power and high-speed embedded memory
    Yoshida, E
    Tanaka, T
    [J]. 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 913 - 916
  • [9] A Technique for Low Power Dynamic Circuit Design in 32nm Double-Gate FinFET Technology
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 779 - 782
  • [10] Minimization of Gate-Induced Drain Leakage by Controlling Gate Underlap Length for Low-Standby-Power Operation of 20-nm-Level Four-Terminal Silicon-on-Insulator Fin-Shaped Field Effect Transistor
    Cho, Seongjae
    O'uchi, Shinichi
    Endo, Kazuhiko
    Matsukawa, Takashi
    Sakamoto, Kunihiro
    Liu, Yongxun
    Park, Byung-Gook
    Masahara, Meishoku
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (02)