Replica Bias Scheme for Efficient Power Utilization in High-Frequency CMOS Digital Circuits

被引:0
|
作者
Kathiah, Saravanan [1 ]
Aniruddhan, Sankaran [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Madras 600036, Tamil Nadu, India
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital circuits exhibiting rail-to-rail voltage swings display large spreads in current consumption and delay over variations in process, voltage and temperature (PVT). A circuit technique is proposed to enable optimal current consumption and low delay distribution in high frequency digital circuits. A typical RF application is chosen at 5 GHz frequency, for which a divider is designed and simulated in a UMC 130nm CMOS process. With the proposed scheme, the circuit shows up to 52% reduction in current, while the relative variation in delay over PVT reduces by 70%.
引用
收藏
页码:1002 / 1005
页数:4
相关论文
共 50 条
  • [1] On-Chip Power Noise Measurements of High-Frequency CMOS Digital Circuits
    Matsuno, Tetsuro
    Nagata, Makoto
    [J]. 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 198 - 201
  • [2] Emulation of high-frequency substrate noise generation in CMOS digital circuits
    Shimazaki, Shunsuke
    Taga, Shota
    Makita, Tetsuya
    Azuma, Naoya
    Miura, Noriyuki
    Nagata, Makoto
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [3] Computationally Efficient Simulation of High-Frequency Transients in Power Electronic Circuits
    Subbiah, Anandakumar
    Wasynczuk, Oleg
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (09) : 6351 - 6361
  • [4] Dynamic SVL and body bias for low leakage power and high performance in CMOS digital circuits
    Deshmukh, Jyoti
    Khare, Kavita
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (12) : 1717 - 1728
  • [5] Application of an SOI 0.12-μm CMOS technology to SoCs with low-power and high-frequency circuits
    Plouchart, JO
    Zamdmer, N
    Kim, J
    Sherony, M
    Tan, Y
    Ray, A
    Talbi, M
    Wagner, LF
    Wu, K
    Lustig, NE
    Narasimha, S
    O'Neil, P
    Phan, N
    Rohn, M
    Strom, J
    Friend, DM
    Kosonocky, SV
    Knebel, DR
    Kim, S
    Jenkins, KA
    Rivier, MM
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2003, 47 (5-6) : 611 - 629
  • [6] A high-frequency high-Q CMOS active inductor with DC bias control
    Karsilayan, AI
    Schaumann, R
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 486 - 489
  • [7] COMPACT HIGH-FREQUENCY OUTPUT BUFFER FOR TESTING OF ANALOG CMOS VLSI CIRCUITS
    VANPETEGHEM, PM
    DUQUECARRILLO, JF
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) : 540 - 542
  • [8] High-frequency device-modeling techniques for RF-CMOS circuits
    Fujimoto, R
    Watanabe, O
    Fujii, F
    Kawakita, H
    Tanimoto, H
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (02) : 520 - 528
  • [9] Designing elements of protection against electrostatic discharges for high-frequency CMOS circuits
    V. A. Gergel’
    N. M. Gorshkova
    Ya. S. Gubin
    O. A. Somov
    [J]. Journal of Communications Technology and Electronics, 2006, 51 : 118 - 121
  • [10] Designing elements of protection against electrostatic discharges for high-frequency CMOS circuits
    Gergel', V. A.
    Gorshkova, N. M.
    Gubin, Ya. S.
    Somov, O. A.
    [J]. JOURNAL OF COMMUNICATIONS TECHNOLOGY AND ELECTRONICS, 2006, 51 (01) : 118 - 121