A Reconfigurable 50-Mb/s-1 Gb/s Pulse Compression Radar Signal Processor With Offset Calibration in 90-nm CMOS

被引:12
|
作者
Li, Jun [1 ]
Parlak, Mehmet [1 ]
Mukai, Hirohito [2 ]
Matsuo, Michiaki [3 ]
Buckwalter, James F. [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
[2] Panasonic Corp, Tokyo 1538687, Japan
[3] Panasonic Corp, Yokohama, Kanagawa 1538687, Japan
关键词
Analog correlation; Barker code; dc-offset calibration; delay-locked loop (DLL); flash analog-to-digital converter (ADC); pulse compression radar (PCR); VARIABLE-GAIN AMPLIFIER; TRANSCEIVER; SYSTEM; DLL;
D O I
10.1109/TMTT.2014.2375177
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a reconfigurable mixed-signal-processing circuit for high-speed pulse compression radar (PCR). Mixed-signal design techniques incorporate calibration and adaptation to improve the performance of a PCR receiver. Adaptive bandwidth PCR is an important feature for maximizing the dynamic range of a low-power radar system. The baseband signal processor includes a variable gain amplifier, 4-bit digital-to-analog converter, high-speed analog correlator, passive integrator, a 4-bit flash analog-to-digital converter, and a multi-range delay-locked loop. This proposed system is fabricated in 90-nm CMOS and can be configured to work from 50 Mb/s to 1 Gb/s with 2/3/5/7-bit Barker codes. The proposed calibration techniques improve the sidelobe reduction to 15.6 dB at 1 Gb/s. The total power consumption is 42 mW at the peak rate of 1 Gb/s for 15-cm range resolution.
引用
收藏
页码:266 / 278
页数:13
相关论文
共 15 条
  • [1] A 1Gb/s Reconfigurable Pulse Compression Radar Signal Processor in 90nm CMOS
    Li, Jun
    Mukai, Hirohito
    Parlak, Mehmet
    Matsuo, Michiaki
    Buckwalter, James F.
    [J]. 2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [2] Analog Signal Processing for Pulse Compression Radar in 90-nm CMOS
    Parlak, Mehmet
    Matsuo, Michiaki
    Buckwalter, James F.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (12) : 3810 - 3822
  • [3] A 3-Gb/s Radar Signal Processor Using an IF-Correlation Technique in 90-nm CMOS
    Li, Jun
    Kijsanayotin, Tissana
    Buckwalter, James F.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (07) : 2171 - 2183
  • [4] A K-Band Reconfigurable Pulse-Compression Automotive Radar Transmitter in 90-nm CMOS
    Tan, Kai-Wen
    Lo, An-Hsun
    Chu, Ta-Shun
    Hsu, Shawn S. H.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2015, 63 (04) : 1380 - 1387
  • [5] 2-to-1 selector IC in 90-nm CMOS technology operating up to 50 Gb/s
    Yamamoto, T
    Yamazaki, D
    Horinaka, M
    Onodera, H
    [J]. 2004 IEEE CSIC SYMPOSIUM, TECHNICAL DIGEST 2004: 26TH ANNIVERSARY: COMPOUNDING YOUR CHIPS IN MONTEREY, 2004, : 243 - 246
  • [6] VCSEL driver with synthesis of 25-Gb/s PAM-4 signal in 90-nm CMOS technology
    Jau-Ji Jou
    Tien-Tsorng Shih
    Tsung-Yen Wu
    [J]. Analog Integrated Circuits and Signal Processing, 2023, 114 : 379 - 386
  • [7] VCSEL driver with synthesis of 25-Gb/s PAM-4 signal in 90-nm CMOS technology
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Wu, Tsung-Yen
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 114 (03) : 379 - 386
  • [8] Inductorless Broadband Transimpedance Amplifier for 25-Gb/s NRZ and 50-Gb/s PAM-4 Operations in a 90-nm CMOS Technology
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Peng, Chih-Chen
    Hsu, Hao-Wen
    Ye, Xuan-Yi
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (05) : 304 - 310
  • [9] Design of 20-Gb/s Four-Level Pulse Amplitude Modulation VCSEL Driver in 90-nm CMOS Technology
    Li, Jhe-Yue
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Chiu, Chien-Liang
    Liou, Jian-Chiun
    Ting, Hsin-Wen
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 195 - 198
  • [10] 17 Gb/s VCSEL Driver Using Double-Pulse Asymmetric Emphasis Technique in 90-nm CMOS for Optical Interconnection
    Ohhata, Kenichi
    Imamura, Hironori
    Ohno, Toshinobu
    Taniguchi, Takaya
    Yamashita, Kiichi
    Yazaki, Toru
    Chujo, Norio
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1847 - 1850