PowerBit - Power aware arithmetic bit-width optimization

被引:4
|
作者
Gaffar, Altaf Abdul [1 ]
Clarke, Jonathan A. [1 ]
Constantinides, George A. [1 ]
机构
[1] Univ London Imperial Coll Sci & Technol, Dept Elect & Elect Engn, London SW72AZ, England
基金
英国工程与自然科学研究理事会;
关键词
D O I
10.1109/FPT.2006.270330
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a novel method reducing the dynamic power consumption in FPGA-based arithmetic circuits by optimizing the bit-widths of the signals inside the circuit. The proposed method is implemented in the tool PowerBit, which makes use of macro models parameterized by word-level signal statistics to estimate the circuit power consumption during the optimization process. The power models used take in to account the generation and propagation of signal glitches through the circuit. The bit-width optimization uses a static analysis technique which is capable of providing guaranteed accuracy in the design outputs. We show that, for sample designs implemented on FPGAs that improvements of over 10% are possible for multiple bit-width allocated designs optimized for power compared to designs allocated uniform bit-widths.
引用
收藏
页码:289 / +
页数:2
相关论文
共 50 条
  • [1] MiniBit: Bit-width optimization via affine arithmetic
    Lee, DU
    Gaffar, AA
    Mencer, O
    Luk, W
    [J]. 42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 837 - 840
  • [2] Enhanced Precision Analysis for Accuracy-Aware Bit-Width Optimization Using Affine Arithmetic
    Vakili, Shervin
    Langlois, J. M. Pierre
    Bois, Guy
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (12) : 1853 - 1865
  • [3] Accuracy-guaranteed bit-width optimization
    Lee, Dong-U.
    Gaffar, Altaf Abdul
    Cheung, Ray C. C.
    Mencer, Oskar
    Luk, Wayne
    Constantinides, George A.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 1990 - 2000
  • [4] An automated, efficient and static bit-width optimization methodology towards maximum bit-width-to-error tradeoff with affine arithmetic model
    Pu, Yu
    Ha, Yajun
    [J]. ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 886 - 891
  • [5] Enhanced Bit-Width Optimization for Linear Circuits with Feedbacks
    Lamini, El-sedik
    Bellal, Rima
    Tagzout, Samir
    Belbachir, Hacene
    Belouchrani, Adel
    [J]. 2014 9TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2014, : 168 - 173
  • [6] Bit-width Optimization of Extrinsic Information in Turbo Decoder
    Singh, Ashwani
    Boutillon, Emmanuel
    Masera, Guido
    [J]. 2008 5TH INTERNATIONAL SYMPOSIUM ON TURBO CODES AND RELATED TOPICS, 2008, : 134 - +
  • [7] AdaQAT: Adaptive Bit-Width Quantization-Aware Training
    Gernigon, Cedric
    Filip, Silviu-Ioan
    Sentieys, Olivier
    Coggiola, Clement
    Bruno, Mickael
    [J]. 2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 442 - 446
  • [8] Combinatorial optimization for low bit-width neural networks
    Zhou, Han
    Ashrafi, Aida
    Blaschko, Matthew B.
    [J]. 2022 26TH INTERNATIONAL CONFERENCE ON PATTERN RECOGNITION (ICPR), 2022, : 2246 - 2252
  • [9] BWOLF: Bit-Width Optimization for Statistical Divergence with Logarithmic Functions
    Xu, Qian
    Sun, Guowei
    Qu, Gang
    [J]. 2020 IEEE 31ST INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2020), 2020, : 165 - 172
  • [10] Smart bit-width allocation for low power optimization in a SystemC based ASIC design environment
    Mallik, Arindam
    Sinha, Debjit
    Banerjee, Prith
    Zhou, Hai
    [J]. 2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 616 - +