Demonstration of Low Power 3-bit Multilevel Cell Characteristics in a TaOx-Based RRAM by Stack Engineering

被引:103
|
作者
Prakash, Amit [1 ]
Park, Jaesung [1 ]
Song, Jeonghwan [1 ]
Woo, Jiyong [1 ]
Cha, Eui-Jun [1 ]
Hwang, Hyunsang [1 ]
机构
[1] Pohang Univ Sci & Technol, Dept Mat Sci & Engn, Pohang 790784, South Korea
关键词
Multi-level cell; RRAM; TaOx; vacancy reservoir; defect engineering; dense filament;
D O I
10.1109/LED.2014.2375200
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel cell (MLC) storage technology is attractive in achieving ultrahigh density memory with low cost. In this letter, we have demonstrated 3-bit per cell storage characteristics in a TaOx-based RRAM. By analyzing the key requirements for MLC operation mainly the switching uniformity and stability of resistance levels, an engineered stack based on thermodynamics in top electrode/(vacancy reservoir/defect control layer)/switching layer/bottom electrode structure was designed. In the optimized stack with similar to 10-nm Ta layer incorporated at W/TaOx interface, seven low resistance state levels with same high resistance state were obtained by controlling the switching current down from 30 mu A enabling low power 3-bit storage in contrast to the control device which shows 2-bit MLC with resistance saturation. The improved switching and MLC behavior is attributed to the minimized stochastic nature of set/reset operations due to filament confinement by favorable electric field generation and formation of thin but highly conductive filament which is confirmed electrically.
引用
收藏
页码:32 / 34
页数:3
相关论文
共 15 条
  • [1] Effect of Nitrogen Doping on Variability of TaOx -RRAM for Low-Power 3-Bit MLC Applications
    Misha, Saiful Haque
    Tamanna, Nusrat
    Woo, Jiyong
    Lee, Sangheon
    Song, Jeonghwan
    Park, Jaesung
    Lim, Seokjae
    Park, Jaehyuk
    Hwang, Hyunsang
    [J]. ECS SOLID STATE LETTERS, 2015, 4 (03) : P25 - P28
  • [2] A TaOx-Based RRAM with Improved Uniformity and Excellent Analog Characteristics by Local Dopant Engineering
    Qin, Yabo
    Wang, Zongwei
    Ling, Yaotian
    Cai, Yimao
    Huang, Ru
    [J]. ELECTRONICS, 2021, 10 (20)
  • [3] Interface Engineering for 3-Bit per Cell Multilevel Resistive Switching in AlN Based Memristor
    Mohanty, Srikant Kumar
    Reddy, Poshan Kumar
    Prasad, Om Kumar
    Wu, Chien-Hung
    Chang, Kow-Ming
    Lin, Jia-Chuan
    [J]. IEEE ELECTRON DEVICE LETTERS, 2021, 42 (12) : 1770 - 1773
  • [4] Low power multilevel resistive switching in titanium oxide-based RRAM devices by interface engineering
    Swathi, S. P.
    Angappane, S.
    [J]. JOURNAL OF SCIENCE-ADVANCED MATERIALS AND DEVICES, 2021, 6 (04): : 601 - 610
  • [5] A New Operation Scheme to Obtain 3-bit Capacity per Cell in HfO2 Based RRAM with High Uniformity
    Zhu, Dongbin
    Ding, Xiangxiang
    Huang, Peng
    Zhou, Zheng
    Ma, Xiaolu
    Liu, Lifeng
    Kang, Jinfeng
    Zhang, Xing
    [J]. 2017 SILICON NANOELECTRONICS WORKSHOP (SNW), 2017, : 83 - 84
  • [6] Low power high speed 3-bit multilevel resistive switching in TiO2 thin film using oxidisable electrode
    Sahu, Vikas Kumar
    Das, Amit K.
    Ajimsha, R. S.
    Misra, Pankaj
    [J]. JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2020, 53 (22)
  • [7] Low-power multilevel resistive switching in β-Ga2O3 based RRAM devices
    Velpula, Ravi Teja
    Jain, Barsha
    Nguyen, Hieu Pham Trung
    [J]. NANOTECHNOLOGY, 2023, 34 (07)
  • [8] A 3-Bit Pseudo Flash ADC Based Low-Power CMOS Interface Circuit Design for Optical Sensor
    Assaad, Maher
    Mohsen, Mousa S.
    Ginhac, Dominique
    Meriaudeau, Fabrice
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (01) : 93 - 102
  • [9] An optimized analog layout for a Low Power 3-bit flash type ADC modified with the CMOS inverter based comparator designs
    Department of Electronics and Telecommunication Engineering, Jadavpur University, Kolkata, W. Bengal, India
    不详
    [J]. Proc. IEEE Int. Conf. Circuit, Power Comput. Technol., ICCPCT, 2013, (736-740):
  • [10] An Optimized Analog Layout for a Low Power 3-bit Flash Type ADC modified with the CMOS Inverter based Comparator Designs
    Basu, Dhrubajyoti
    Mukherjee, Sagar
    Saha, Dipankar
    Chatterjee, Sayan
    Sarkar, C. K.
    [J]. PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 736 - 740