Eutectic Sn-Ag solder bump process for ULSI flip chip technology

被引:11
|
作者
Ezawa, H [1 ]
Miyata, M [1 ]
Honma, S [1 ]
Inoue, H [1 ]
Tokuoka, T [1 ]
Yoskioka, J [1 ]
Tsujimura, M [1 ]
机构
[1] Toshiba Corp Semicond Co, Adv Proc Engn Dept, Isogo Ku, Yokohama, Kanagawa 2358522, Japan
关键词
D O I
10.1109/ECTC.2000.853307
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The novel developed Sn-Ag eutectic solder bump process provides several advantages over conventional solder bump process schemes. Steep wall bumps as plated were fabricated using the nega-type photo resist with a thickness of more than 50 mu m by one time spin coating. This improves productivity for mass production. The 2-step electroplating process was performed using separate plating reactors for Ag and Sn. The eutectic Sn-Ag alloy bumps were easily obtained by annealing the metal stacks with Sn laver on Ag layer sequentially electroplated. This electroplating process does not need to strict control of the content ratio of A.g to Sn in an alloy plating solution even with increasing electroplating depositions. The novel developed process gives the within-wafer uniformity of the bump height as reflowed of less than 10% and of the Sn-Ag alloy composition as reflowed of less than +/-0.5wt.%Ag, analyzed by ICP spectrometry. Shear strength measurements were performed to know thermal stability for the structure of Cu pads/Ti/Ni/Pd/Sn-Ag eutectic solder stack. In the case of the Ti (100nm)/Ni (300nm)/Pd (50nm) barrier metal stacks, the shear strength after 5 times annealing in N2 ambience at 260 degrees C decreased to 70% than that as reflowed. As the Ti becomes thicker in the Ti/Ni/Pd metal stack, shear strengths are improved. Comparing the structure of Cu/Ti/Ni/Pd/Sn-Ag eutectic solder with the case of Ta/Ti/Ni/Pd and Nb/Ti/Ni/Pd barrier metal stacks, the analysis results of Auger spectrometry show that Sn diffusion into Cu to form Cu-Sn alloy was observed only in Cu/Ta/Ti/Ni/Pd barrier metal stacks. These results suggest that the same Ti/Ni/Pd barrier metal stack as used in Sn-Pb solder bump and Au bump is viable for ULSIs with Cu interconnects.
引用
收藏
页码:1095 / 1100
页数:4
相关论文
共 50 条
  • [21] Thermomigration in flip chip solder bump
    Wei, Guo-Qiang
    Shi, Yong-Hua
    Huang, Yan-Lu
    Yang, Yong-Qiang
    Wang, Guo-Rong
    [J]. Cailiao Kexue yu Gongyi/Material Science and Technology, 2009, 17 (SUPPL. 1): : 128 - 133
  • [22] Microstructure and strength of interface between Sn-Ag eutectic solder and Cu
    Suganuma, Katsuaki
    Nakamura, Yoshikazu
    [J]. Nippon Kinzoku Gakkaishi/Journal of the Japan Institute of Metals, 1995, 59 (12): : 1299 - 1305
  • [23] Stress relaxation behavior of composite and eutectic Sn-Ag solder joints
    S. G. Jadhav
    T. R. Bieler
    K. N. Subramanian
    J. P. Lucas
    [J]. Journal of Electronic Materials, 2001, 30 : 1197 - 1205
  • [24] Microstructure and strength of interface between Sn-Ag eutectic solder and Cu
    Suganuma, K
    Nakamura, Y
    [J]. JOURNAL OF THE JAPAN INSTITUTE OF METALS, 1995, 59 (12) : 1299 - 1305
  • [25] Stress relaxation behavior of composite and eutectic Sn-Ag solder joints
    Jadhav, SG
    Bieler, TR
    Subramanian, KN
    Lucas, JP
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2001, 30 (09) : 1197 - 1205
  • [26] LASER-BEAM SOLDERING BEHAVIOR OF EUTECTIC SN-AG SOLDER
    YANG, W
    MESSLER, RW
    FELTON, LE
    [J]. WELDING JOURNAL, 1995, 74 (07) : S224 - S229
  • [27] Effects of shear test temperatures and conditions on mechanical properties of Sn-Ag flip-chip solder bumps
    Heo, Min-Haeng
    Lee, Dong-Hwan
    Jeong, Min-Seong
    Yoon, Jeong-Won
    [J]. JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2022, 33 (13) : 10002 - 10012
  • [28] Eutectic solder flip chip technology - Bumping and assembly process development for CSP/BGA
    Aoki, H
    Takubo, C
    Nakazawa, T
    Honma, S
    Doi, K
    Miyata, M
    Ezawa, H
    Hiruta, Y
    [J]. 47TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 1997 PROCEEDINGS, 1997, : 325 - 331
  • [29] Au–Sn flip-chip solder bump for microelectronic and optoelectronic applications
    Jeong-Won Yoon
    Hyun-Suk Chun
    Ja-Myeong Koo
    Seung-Boo Jung
    [J]. Microsystem Technologies, 2007, 13 : 1463 - 1469
  • [30] Characteristics of Sn-Cu solder bump formed by electroplating for flip chip
    Jung, SW
    Jung, JP
    Zhou, Y
    [J]. IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2006, 29 (01): : 10 - 16