Thermal Analysis of Three-Dimensional ICs, Investigating The Effect of Through-Silicon Vias and Fabrication Parameters

被引:0
|
作者
Said, Mostafa [1 ]
Mehdipour, Farhad [2 ]
El-Sayed, Mohamed [1 ]
机构
[1] E JUST, Dept Elect & Commun Engn, Alexandria, Egypt
[2] Kyushu Univ, Grad Sch Informat Sci & Elect Engn, E JUST Ctr, Fukuoka, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional (3D) integration technology is a promising technology for future due to multiple advantages over traditional 2D integrated circuits. However, dividing an original large die into smaller ones and stacking them decreases thermal conductivity of the chip and therefore an increase in temperature is expected. Through-silicon vias (TSVs) which implement vertical interconnections for the stacked dies in 3D chips can help transferring heat to the heat sink of the chip. Some recent works introduce techniques for reducing the TSV count which may cause worsening heat conduction, hence increase the peak temperature of the chip. In this paper the effect of the TSV count as well as four other fabrication parameters on the maximum 3D chip temperature is investigated. It is observed that reducing TSV count has a negative side effect on maximum temperature in all studied cases and increasing number of layers of the 3D stack has the most significant negative effect on maximum temperature. For example, increasing number of layers from two to four increases maximum temperature by 37.5% at a constant TSV pitch of 80 mu m. While increasing TSV count four times by doubling TSV pitch from 40 mu m to 80 mu m increases maximum temperature by about 10% for six layers 3D stack.
引用
收藏
页码:165 / 168
页数:4
相关论文
共 50 条
  • [21] Compact Modelling of Through-Silicon Vias (TSVs) in Three-Dimensional (3-D) Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    Zheng, Li-Rong
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 322 - +
  • [22] Electro-Thermal Characterization of Through-Silicon Vias
    Todri-Sanial, Aida
    [J]. 2014 15TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2014,
  • [23] Compact AC Modeling and Performance Analysis of Through-Silicon Vias in 3-D ICs
    Xu, Chuan
    Li, Hong
    Suaya, Roberto
    Banerjee, Kaustav
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3405 - 3417
  • [24] Electrical modeling of carbon nanotube-based shielded through-silicon vias for three-dimensional integrated circuits
    Hu, Qing-Hao
    Zhao, Wen-Sheng
    Fu, Kai
    Wang, Da-Wei
    Wang, Gaofeng
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2021, 34 (03)
  • [25] Multiphysics characterization of polymer-filled through-silicon vias (PF-TSVs) for three-dimensional integration
    Jin, Jing
    Zhao, Wen-Sheng
    Wang, Da-Wei
    Zhou, Liang
    Yin, Wen-Yan
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2018, 31 (04)
  • [26] Low-Loss Air-Cavity Through-Silicon Vias (TSVs) for High Speed Three-Dimensional Integrated Circuits (3-D ICs)
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2016, 26 (02) : 89 - 91
  • [27] The Effect of Thermal Prestress on the Deformation of Micromirror Chip Embedded with Through-Silicon Vias
    Yeh, Meng-Kao
    Lu, Chun-Lin
    [J]. FRACTURE AND STRENGTH OF SOLIDS VII, PTS 1 AND 2, 2011, 462-463 : 563 - 568
  • [28] Characterization of Thermal Stresses and Plasticity in Through-Silicon Via Structures for Three-dimensional Integration
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    [J]. STRESS INDUCED PHENOMENA AND RELIABILITY IN 3D MICROELECTRONICS, 2014, 1601 : 55 - 66
  • [29] Transient Analysis of Through-Silicon Vias in Floating Silicon Substrate
    Zhao, Wen-Sheng
    Zheng, Jie
    Chen, Shichang
    Wang, Xiang
    Wang, Gaofeng
    [J]. IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2017, 59 (01) : 207 - 216
  • [30] Fabrication and characterization of robust through-silicon vias for silicon-carrier applications
    Andry, P. S.
    Tsang, C. K.
    Webb, B. C.
    Sprogis, E. J.
    Wright, S. L.
    Dang, B.
    Manzer, D. G.
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 571 - 581