Dynamic Reduction of Power Consumption in Direct-RF Sampling Receivers with Variable Decimation

被引:0
|
作者
Nakamatsu, Yuka [1 ]
Kihara, Takao [1 ]
机构
[1] Osaka Inst Technol, Grad Sch Engn, Dept Elect Elect & Mech Engn, Asahi Ku, 5-16-1 Omiya, Osaka 5358585, Japan
关键词
D O I
10.1109/apccas50809.2020.9301704
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The conventional direct radio frequency (RF) sampling receivers can not reduce their power consumption dynamically according to the power of input signals. The dynamic reduction enables them to decrease the total power consumption during operation to the level required for wireless terminals. We decrease the clock frequency of decimators in first-order recursive cascaded integrator-comb (CIC) filters after a time-interleaved ADC (TI-ADC) in a direct-RF sampling receiver, detecting higher power of input signals than the required sensitivity. Although the decimation slightly degrades the output signal-to-noise ratio (SNR) of the receiver, it reduces the power consumption of the digital building blocks. We design a 3.68-GS/s direct-RF sampling receiver, including analog and digital blocks, for Sub-GHz applications by using a 65-nm CMOS process. Simulations show that the receiver reduces a power consumption of 10.6 mW to 9.6 mW with a decimation factor of eight, whereas increasing the output SNR by 0.9 dB. This means that the receiver can decrease the power consumption, not degrading the output SNR, when receiving higher input power than the required level.
引用
收藏
页码:54 / 57
页数:4
相关论文
共 50 条
  • [11] The effect of ADC resolution on concurrent, multiband, direct RF sampling receivers
    Henthorn, Stephen
    Mohammadkhani, Reza
    O'Farrell, Timothy
    Ford, Kenneth Lee
    2021 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2021,
  • [12] A sampling method for reduction of power in battery operated receivers
    Murali, D.
    Ida, N.
    PROCEEDINGS OF THE 11TH INTERNATIONAL CONFERENCE ON OPTIMIZATION OF ELECTRICAL AND ELECTRONIC EQUIPMENT, VOL IV, 2008, : 47 - 50
  • [13] A LUT-based scheme for LNA linearization in direct RF sampling receivers
    Ngoc-Anh Vu
    Hai-Nam Le
    Thi-Hong-Tham Tran
    Quang-Kien Trinh
    PHYSICAL COMMUNICATION, 2022, 50
  • [14] Power consumption reduction through dynamic reconfiguration
    Lorenz, MG
    Mengibar, L
    Valderas, MG
    Entrena, L
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 751 - 760
  • [15] Power consumption reduction in RF transmitter using PWM harmonics
    Morales, Juan I.
    Chierchie, Fernando
    Mandolesi, Pablo S.
    Paolini, Eduardo E.
    2024 ARGENTINE CONFERENCE ON ELECTRONICS, CAE, 2024, : 36 - 40
  • [16] A reconfigurable RF circuit architecture for dynamic power reduction
    Kawazoe, Daisuke
    Sugawara, Hirotaka
    Ito, Takeshi
    Okada, Kenichi
    Masu, Kazuya
    TENCON 2005 - 2005 IEEE REGION 10 CONFERENCE, VOLS 1-5, 2006, : 2113 - +
  • [17] Sampling Rate Reduction for Digital Predistortion of Broadband RF Power Amplifiers
    Li, Yue
    Wang, Xiaoyu
    Zhu, Anding
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2020, 68 (03) : 1054 - 1064
  • [18] Enhancement of Bandpass Sampling Efficiency in Direct RF Subsampling Receivers: Application to Multiband GPS Subsampling Receiver
    Thabet, Jihen
    Barrak, Rim
    Ghazel, Adel
    2014 INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS (ICMCS), 2014, : 1412 - 1417
  • [19] Reducing power consumption through dynamic frequency scaling for a class of digital receivers
    Zervas, ND
    Theoharis, S
    Kakaroudas, AP
    Soudris, D
    Theodoridis, G
    Goutis, CE
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 47 - 55
  • [20] System Level Design of RF Receivers Based on Non Linear Optimization and Power Consumption Models
    Lolis, Luis H. A.
    Stroski, Pedro N.
    Lima, Eduardo G.
    RADIOENGINEERING, 2019, 28 (01) : 347 - 356