On-Chip Supervised Learning Rule for Ultra High Density Neural Crossbar using Memristor for Synapse and Neuron

被引:0
|
作者
Chabi, Djaafar [1 ]
Wang, Zhaohao [1 ]
Zhao, Weisheng [1 ]
Klein, Jacques-Olivier [1 ]
机构
[1] Univ Paris 11, IEF, F-91405 Orsay, France
关键词
memristor; crossbar; neural network; on-chip supervised learning; NETWORK;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The memristor-based neural learning network is considered as one of the candidates for future computing systems thanks to its low power, high density and defect-tolerance. However, its application is still hindered by the limitations of huge neuron structure and complicated learning cell. In this paper, we present a memristor-based neural crossbar circuit to implement on-chip supervised learning rule. In our work, activation function of neuron is implemented with simple CMOS inverter to save area overhead. Importantly, we propose a compact learning cell with a crossbar latch consisting of two anti-parallel oriented binary memristors. This scheme allows high density integration and could improve the reliability of learning circuit. We describe firstly the circuit architecture, memristor model and operation process of supervised learning rule. Afterwards we perform transient simulation with CMOS 40nm design kit to validate the function of proposed learning circuit. Analysis and evaluation demonstrate that our circuit show great potential in on-chip learning.
引用
收藏
页码:7 / 12
页数:6
相关论文
共 50 条
  • [31] On-chip Data Compression Techniques for High-Density Implantable Neural Recording
    Baliyan, Shantanu Singh
    Thakur, Anshul
    Somappa, Laxmeesha
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [32] An approximate backpropagation learning rule for memristor based neural networks using synaptic plasticity
    Negrov, D.
    Karandashev, I.
    Shakirov, V.
    Matveyev, Yu.
    Dunin-Barkowski, W.
    Zenkevich, A.
    NEUROCOMPUTING, 2017, 237 : 193 - 199
  • [33] A 336-NEURON, 28K-SYNAPSE, SELF-LEARNING NEURAL NETWORK CHIP WITH BRANCH-NEURON-UNIT ARCHITECTURE
    ARIMA, Y
    MASHIKO, K
    OKADA, K
    YAMADA, T
    MAEDA, A
    NOTANI, H
    KONDOH, H
    KAYANO, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (11) : 1637 - 1644
  • [34] On-Chip Feature Extraction for Spike Sorting in High Density Implantable Neural Recording Systems
    Kamboh, Awais M.
    Mason, Andrew J.
    2010 BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2010, : 13 - 16
  • [35] A REAL-TIME EXPERIMENT USING A 50-NEURON CMOS ANALOG SILICON CHIP WITH ON-CHIP DIGITAL LEARNING
    SALAM, FMA
    WANG, YW
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1991, 2 (04): : 461 - 464
  • [36] Comparing domain wall synapse with other non volatile memory devices for on-chip learning in analog hardware neural network
    Kaushik, Divya
    Singh, Utkarsh
    Sahu, Upasana
    Sreedevi, Indu
    Bhowmik, Debanjan
    AIP ADVANCES, 2020, 10 (02)
  • [37] Binary synapse circuitry for high efficiency learning algorithm using generalized boundary condition memristor models
    Secco, Jacopo
    Vinassas, Alessandro
    Pontrandolfo, Valentina
    Baldassi, Carlo
    Corinto, Fernando
    Smart Innovation, Systems and Technologies, 2015, 37 : 369 - 374
  • [38] A NEURON-MOS NEURAL-NETWORK USING SELF-LEARNING-COMPATIBLE SYNAPSE CIRCUITS
    SHIBATA, T
    KOSAKA, H
    ISHII, H
    OHMI, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (08) : 913 - 922
  • [39] On-Chip Learning of Neural Network Using Spin-Based Activation Function Nodes
    Sehgal, Anubha
    Shukla, Alok Kumar
    Roy, Sourajeet
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (08) : 5118 - 5124
  • [40] Implementation of an on-chip learning artificial neural network using pulse width modification technique
    Chen, Qiong
    Zheng, Qilun
    Ling, Weixin
    Neural Network World, 2002, 12 (01) : 3 - 14