An FPGA Based Architecture of A Novel Reconfigurable Radio Processor for Software Defined Radio

被引:1
|
作者
Saha, Amrita [1 ]
Sinha, Amitabha [1 ]
机构
[1] W Bengal Univ Technol, Sch Informat Technol, Kolkata, India
关键词
Digital Signal Processor (DSP); Software Defined Radio (SDR); Field Programmable Gate Array (FPGA); Re-Configurable Single Function Multiple Data (RSFMD); Spatial Parallelism; Temporal Parallelism; Lookup Table (LUT); Configuration latency; Configuration bit-streams;
D O I
10.1109/ICETC.2009.45
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Major functions of "Software Defined Radios(SDRs)" are signal processing functions (SPF) and the basic building blocks for most of these functions are multipliers, adders, delays, square roots, trigonometric functions etc.. The SPFs are computationally intensive and they exhibit spatial or temporal parallelism or both. While the high performance DSP processors are unable to meet the speed requirements of these SDRs, System on chips (SOCs) are also not suitable because of their limited flexibility. Recently, state-of-the-art FPGAs have emerged as high performance programmable hardware to execute highly parallel, computationally intensive signal processing functions because of the availability of in-built multiply and accumulate (MAC) units within these chips. Hence, FPGAs are becoming possible hardware platforms for implementing SDRs. Apart from that these FPGAs also include partial reconfiguration features that make them suitable for implementing SDRs efficiently as the configuration latency in run time trends to go down. This paper investigates the potential use of FPGAs for implementing efficient "Radio Processor". The proposed Processor is based on a parallel re-configurable which was implemented on FPGA and exploits the spatial and temporal parallelism of the signal processing functions using a new concept "Reconfigurable Single Function Multiple Data( RSFMD)" architecture. The architecture was validated on Xilinx Virtex IV FPGA.
引用
收藏
页码:45 / 49
页数:5
相关论文
共 50 条
  • [1] Radio Processor - A New Reconfigurable Architecture for Software Defined Radio
    Saha, Amrita
    Sinha, Amitabha
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, 2008, : 709 - 713
  • [2] FPGA Software Architecture for Software Defined Radio
    Liu Qing
    Cao Kai
    Lai Ying-yong
    [J]. 2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 2133 - 2139
  • [3] An Efficient Reconfigurable Architecture for Software Defined Radio
    Bhaskar, C. Vijaya
    Munaswamy, P.
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2023, E106D (09) : 1519 - 1527
  • [4] SPVA: A novel digital signal processor architecture for Software Defined Radio
    Fang, Xing
    Wang, Dong
    Chen, Shuming
    [J]. 2008 IEEE/ACS INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND APPLICATIONS, VOLS 1-3, 2008, : 856 - 859
  • [5] Novel Architecture for Software Defined Radio
    Ali, Nusrat
    [J]. 2011 IEEE INTERNATIONAL CONFERENCE ON MICROWAVES, COMMUNICATIONS, ANTENNAS AND ELECTRONIC SYSTEMS (COMCAS 2011), 2011,
  • [6] Software Defined Modem for Cognitive Radio with Dynamically Reconfigurable Processor
    Sakata, Ren
    Takeda, Daisuke
    Deguchi, Noritaka
    Hirano, Tatsuma
    Yoshikawa, Takashi
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2012, E95B (03) : 810 - 818
  • [7] Low Power Area Optimized Novel Architecture for Software Defined Radio in FPGA
    Varghese, Jobin
    Mathews, Luxy
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 522 - 526
  • [8] A software defined radio architecture for a regenerative On-Board Processor
    Iacomacci, F.
    Morlet, C.
    Autelitano, F.
    Cardarilli, G. C.
    Re, M.
    Petrongari, E.
    Bogo, G.
    Franceschelli, M.
    [J]. PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 164 - +
  • [9] Architecture and Implementation of a Software-Defined Radio Baseband Processor
    Ramacher, U.
    Raab, W.
    Hachmann, U.
    Langen, D.
    Berthold, J.
    Kramer, R.
    Schackow, A.
    Grassmann, C.
    Sauermann, M.
    Szreder, P.
    Capar, F.
    Obradovic, G.
    Xu, W.
    Bruels, N.
    Lee, Kang
    Weber, Eugene
    Kuhn, Ray
    Harrington, John
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2193 - 2196
  • [10] Software Defined Radio on FPGA
    Osman, Mai Abdelmoniem Ali
    Mustafa, Mayada Yousif
    Taha, Gassan Mohamed
    [J]. 2016 CONFERENCE OF BASIC SCIENCES AND ENGINEERING STUDIES (SCGAC), 2016, : 171 - 176