A Stochastic Heuristic based Approach to Test Vector Reordering for Dynamic Test Power Reduction

被引:0
|
作者
Mitra, Sanjoy [1 ]
Das, Debaprasad [2 ]
机构
[1] Assam Univ, Dept Comp Sci & Engn, Silchar, India
[2] Assam Univ, Dept Elect & Commun, Silchar, India
关键词
ant colony; test vector; dynamic power; ACO; EACO;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With the growth of IC technology, power minimization has become a serious concern for the test engineers. Power consumption in test mode is comparatively higher than in functional mode. This high power consumption during testing may generate too much heat which in turn can spoil the circuit under test. Considering the spectrum of low power testing approaches, reduction in dynamic power is viewed here as a sub-problem and resolved through test vector reordering. In this paper, an Enhanced Ant Colony Optimization (EACO) heuristic is applied to sort out an optimal order of test vectors so that switching activity during testing gets lessened. The simulation on ISCAS 85 bench mark test data set has shown promising power reduction when compared with simple ant colony optimization (ACO) and other relevant heuristic approaches.
引用
收藏
页码:524 / 529
页数:6
相关论文
共 50 条
  • [31] Test set optimization based on genetic reordering
    Automatic Test and Control Institute, Science Park, Harbin Institute of Technology, P.O. Box 3033, Harbin 150080, China
    Tien Tzu Hsueh Pao, 2007, 12 (2335-2338):
  • [32] CooLBIST An Effective Approach of Test Power Reduction for LBIST
    Matsushima, Jun
    Maeda, Yoichi
    Takakura, Masahiro
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 264 - 264
  • [33] Weighted Transition Based Reordering, Columnwise Bit Filling, and Difference Vector: A Power-Aware Test Data Compression Method
    Mehta, Usha
    Dasgupta, K. S.
    Devashrayee, N. M.
    VLSI DESIGN, 2011,
  • [34] On Reducing Test Power, Volume and Routing Cost by Chain Reordering and Test Compression Techniques
    Lin, Chia-Yi
    Hsu, Li-Chung
    Chen, Hung-Ming
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (03): : 369 - 378
  • [35] A Multiobjective Heuristic for ICs Test Suite Reduction
    Huang, Yue
    Xu, Wenbo
    DCABES 2008 PROCEEDINGS, VOLS I AND II, 2008, : 1277 - 1281
  • [36] Computing with Enhanced Test Suite Reduction Heuristic
    Selvakumar, S.
    Ramaraj, N.
    Naaghumeenal, R. M.
    Nandini, R.
    Karthika, S. Sheeba
    COMPUTER NETWORKS AND INFORMATION TECHNOLOGIES, 2011, 142 : 504 - +
  • [37] Ant colony algorithm and genetic algorithm optimization for test vector reordering
    Shang, Jin
    Zhang, Liyong
    Information Technology Journal, 2012, 11 (12) : 1786 - 1789
  • [38] Reduction of Power Dissipation during Scan Testing by Test Vector Ordering
    Tseng, Wang-Dauh
    Lee, Lung-Jen
    MTV 2007: EIGHTH INTERNATIONAL WORKSHOP ON MICROPROCESSOR TEST AND VERIFICATION, PROCEEDINGS, 2008, : 15 - +
  • [39] REDUCTION OF POWER DISSIPATION DURING SCAN TESTING BY TEST VECTOR ORDERING
    Tseng, Wang-Dauh
    Lee, Lung-Jen
    Lin, Rung-Bin
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2010, 33 (02) : 263 - 270
  • [40] Reordering and Test Pattern Generation for Reducing Launch and Capture Power
    Stanis, Jonisha S.
    Antony, Maria S.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,