A VLSI architecture for separable 2-D Discrete Wavelet Transform

被引:22
|
作者
Limqueco, JC [1 ]
Bayoumi, MA [1 ]
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
关键词
Discrete Wavelet Transform; Clock Cycle; Systolic Array; VLSI Signal Processing; VLSI Architecture;
D O I
10.1023/A:1008015325737
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an efficient semi-systolic array architecture for separable 2-D Discrete Wavelet Transform (DWT) is introduced. The semi-systolic array is applicable to any convolution that requires an arbitrary subsampling function. The semi-systolic array presents a better implementation of the convolution function of DWT. This kind of implementation offers a higher efficiency compared to regular systolic implementation when applied for 2-D DWT. The architecture has an efficiency of at least 91% which increases proportional to the number of octaves with no change in the architecture design except for minor modifications to the control logic and memory size. The propose architecture is scalable for different size of filter and different number of octave. The communication routing is minimum since data transfers are limited to immediate neighboring processors. The components of the architecture are fairly regular and consist of minimum number of computational units which makes it a good candidate for VLSI implementation.
引用
收藏
页码:125 / 140
页数:16
相关论文
共 50 条
  • [31] Memory-Efficient Architecture of 2-D Discrete Wavelet Transform
    Hao, Yazhe
    Zhang, Yuan
    Zhang, Wei
    [J]. Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2022, 56 (01): : 177 - 183
  • [32] A distributed memory and control architecture for 2-D discrete wavelet transform
    Singh, J
    Antoniou, A
    Shpak, DJ
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3: ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, : 387 - 390
  • [33] BIT-SERIAL VLSI ARCHITECTURE FOR THE 2-D DISCRETE COSINE TRANSFORM
    TATSAKI, A
    GOUTIS, C
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1994, 40 (10-12): : 829 - 832
  • [34] An Efficient VLSI Architecture for Discrete Wavelet Transform
    Hsia, Chih-Hsien
    Yang, Jia-Hao
    Wang, Weihua
    [J]. 2015 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA), 2015, : 684 - 687
  • [35] Efficient VLSI architectures for convolution and lifting based 2-D discrete wavelet transform
    Jung, GC
    Park, SM
    Kim, JH
    [J]. ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 795 - 804
  • [36] Software-pipelined 2-D Discrete Wavelet Transform with VLSI hierarchical implementation
    Zhang, CH
    Long, Y
    Oum, SY
    Kurdahi, F
    [J]. 2003 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS, INTELLIGENT SYSTEMS AND SIGNAL PROCESSING, VOLS 1 AND 2, PROCEEDINGS, 2003, : 148 - 153
  • [37] A high-performance tree-block pipelining architecture for separable 2-D inverse discrete wavelet transform
    Shiau, YH
    Jou, JM
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (10): : 1966 - 1975
  • [38] Parallel architecture for 2-D discrete wavelet transform with low energy consumption
    Ishihara, Nozomi
    Abe, Koki
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (08) : 2068 - 2075
  • [39] An Efficient Architecture for 2-D Lifting-based Discrete Wavelet Transform
    Yu, Pingping
    Yao, Suying
    Xu, Jiangtao
    [J]. ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 3658 - 3661
  • [40] A Parallel Architecture for the 2-D Discrete Wavelet Transform with Integer Lifting Scheme
    M. Ferretti
    D. Rizzo
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 165 - 185