Dependability evaluation of Altera FPGA-based embedded systems subjected to SEUs

被引:11
|
作者
Zarandi, Hamid R. [1 ]
Miremadi, Seyed Ghassem [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
关键词
D O I
10.1016/j.microrel.2006.05.005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dependability evaluation of embedded systems due to the integration of hardware and software parts is difficult to analyze. In this paper, we have proposed an experimental method to determine sensitivity to soft errors in ail embedded system exploiting Altera SRAM-based FPGAs. The evaluation is performed using both the hardware and software parts of the embedded system in a single framework. To do this, the HDL hardware model of the target system as well as the C-written software codes of the target system, are required. Both permanent and transient faults are injected into the partially- or fully-synthesizable hardware of the target system and this can be performed during the design cycle of the system. The fault injection is composed of injecting SEUs into user design memory, and used configuration memory of the exploited FPGA. Using the experimental results, the sensitivity of Aftera FPGAs to SFU faults are analyzed and derived. The analytical results reveal that the Configuration memory is more significant than design memory to the SFUs due to the relative cumber of SRAM bits. Moreover, in this framework, in the case of injecting SEUs into user memory, the fault injection experiments are accelerated by the cooperation between a simulator and the FPGA. (c) 2006 Elsevier Ltd. All rights reserved.
引用
收藏
页码:461 / 470
页数:10
相关论文
共 50 条
  • [1] On the Effects of Cumulative SEUs in FPGA-based Systems
    Nunes, Jose Luis
    Cunha, Joao Carlos
    Zenha-Rela, Mario
    [J]. 2016 12TH EUROPEAN DEPENDABLE COMPUTING CONFERENCE (EDCC 2016), 2016, : 89 - 96
  • [2] Hardening FPGA-based systems against SEUs: A new design methodology
    Sterpone, L.
    Violante, M.
    [J]. JOURNAL OF COMPUTERS, 2006, 1 (01) : 22 - 30
  • [3] An FPGA-Based Evaluation Platform for Energy Harvesting Embedded Systems
    Dias Alcantara Filho, Roberto Paulo
    de Lima Junior, Otavio Alcantara
    Furtado Junior, Corneli Gomes
    [J]. 2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019), 2019,
  • [4] Altera FPGA-based I/O controller
    不详
    [J]. AIRCRAFT ENGINEERING AND AEROSPACE TECHNOLOGY, 2005, 77 (03): : 267 - 267
  • [5] Sorting units for FPGA-based embedded systems
    Marcelino, Rui
    Neto, Horacio
    Cardoso, Joao M. P.
    [J]. DISTRIBUTED EMBEDDED SYSTEMS: DESIGN, MIDDLEWARE AND RESOURCES, 2008, : 11 - 22
  • [6] Configuration compression for FPGA-based embedded systems
    Dandalis, A
    Prasanna, VK
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (12) : 1394 - 1398
  • [7] Managing Security in FPGA-Based Embedded Systems
    Huffmire, Ted
    Brotherton, Brett
    Sherwood, Timothy
    Kastner, Ryan
    Levin, Timothy
    Nguyen, Thuy D.
    Irvine, Cynthia
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (06): : 590 - 598
  • [8] A distributed platform for integration of FPGA-based embedded systems
    Morais, Daniel C.
    Nascimento, Tiago P.
    Brito, Alisson V.
    Silva, Thiago Werlley B.
    Melcher, Elmar U. K.
    [J]. 2016 VI BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC 2016), 2016, : 86 - 92
  • [9] Investigation of transient effects on FPGA-based embedded systems
    Bakhoda, A
    Miremadi, SG
    Zarandi, HR
    [J]. ICESS 2005: SECOND INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, 2005, : 231 - 236
  • [10] Hardware Decompression Techniques for FPGA-Based Embedded Systems
    Koch, Dirk
    Beckhoff, Christian
    Teich, Juergen
    [J]. ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2009, 2 (02)