Fracture prediction of dissimilar thin film materials in Cu/low-k packaging

被引:3
|
作者
Lee, Chang-Chun [1 ]
Lee, Chien-Chen [2 ]
Yang, Ya-Wen [3 ]
机构
[1] Taiwan Semicond Mfg Co Ltd, Hsinchu 300, Taiwan
[2] Airoha Technol Corp, Hsinchu 300, Taiwan
[3] Natl Chiao Tung Univ, Dept Appl Sci & Technol, Hsinchu 300, Taiwan
关键词
FLIP-CHIP; ANISOTROPIC MEDIA; DELAMINATION; INTERCONNECTS; RELIABILITY; INTEGRITY; CRACKS;
D O I
10.1007/s10854-009-9994-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For current semiconductor technology, interfacial crack in stacked thin films of Cu/low-k damascene integration is a critical reliability issue that needs to be urgently resolved. In addition to the measurement of 4-point bending test, how to precisely estimate the adhesion energy between dissimilar films through simulation, based on fracture mechanics is important while designing robust interconnect structures as well as developing next-generation low-k materials. Distinct from the former studies, this research proposes a novel tie-release crack prediction technique based on finite element calculations in order to consider the stress-induced impacts on the thermo-mechanical reliability of the microelectronic package with a low-k chip during the different cracking length of film interfaces. To ensure the correctness and feasibility of the presented technique, a plastic ball array (PBGA) package with stacked Cu/low-k interconnects is implemented as test vehicle to validate actual testing data of experiments and evaluate the variation of interfacial cracking energy while silicon chip becomes thinner. Through the combination of J-integral approach with the technique of global-local sub-modeling, all the predicted results for the forgoing referred cases reveal a good agreement with the physical behaviors of devices. Therefore, it can be concluded that the proposed methodology is highly reliable in estimating the occurrence opportunities of interfacial crack.
引用
收藏
页码:787 / 795
页数:9
相关论文
共 50 条
  • [31] Cu Pillar Bump-on-Trace (BoT) Design for Ultra Low-K Packaging
    Chen, K. M.
    Wu, C. Y.
    Chou, H. L.
    Kuo, P. C.
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 341 - 344
  • [32] TDDB reliability assessments of 0. 13 μm Cu/low-k interconnects fabricated with PECVD low-k materials
    Hwang, N
    Micaller-Silvestre, MCA
    Tsang, CF
    Su, JYJ
    Kuo, CC
    Trigg, AD
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 338 - 342
  • [33] Water diffusion and fracture behavior in nanoporous low-k dielectric film stacks
    Li, Han
    Tsui, Ting Y.
    Vlassak, Joost J.
    JOURNAL OF APPLIED PHYSICS, 2009, 106 (03)
  • [34] On the multiscale finite element analysis for interfacial fracture in Cu/low-k interconnects
    Chiu, Tz-Cheng
    Lin, Huang-Chun
    IPACK 2007: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2007, VOL 1, 2007, : 79 - 85
  • [35] Novel thin film polymer foaming technique for low and ultra low-k dielectrics
    Krause, B
    Koops, GH
    van der Vegt, NFA
    Wessling, M
    Wübbenhorst, M
    van Turnhout, J
    ICSD '01: PROCEEDINGS OF THE 2001 IEEE 7TH INTERNATIONAL CONFERENCE ON SOLID DIELECTRICS, 2001, : 187 - 190
  • [36] Enhanced adhesion of Cu film on a low-k material through interfacial modification
    Ko, YK
    Lee, S
    Lee, HM
    Yang, HJ
    Kim, JY
    Kim, J
    Lee, JH
    Shin, HJ
    Nam, WJ
    Lee, JG
    Shim, C
    Jung, D
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2005, 47 : S467 - S470
  • [37] Challenges continue for Cu/low-k
    不详
    SOLID STATE TECHNOLOGY, 2001, 44 (01) : 76 - +
  • [38] Challenges in Cu/Low-K integration
    Liang, MS
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 313 - 316
  • [39] Process and materials considerations for Pb-free flip chip packaging of 65nm Cu/low-k device
    Min, Tan Ai
    Kheng, Soh Choew
    Lim, Sharon Pei-Siang
    Lee, Charles
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 336 - 339
  • [40] A study of the characteristics of SiOC low-k thin film used with a DMDMOS precursor
    Oh, Teresa
    JOURNAL OF CERAMIC PROCESSING RESEARCH, 2011, 12 : S143 - S146