共 50 条
- [31] Cu Pillar Bump-on-Trace (BoT) Design for Ultra Low-K Packaging 2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 341 - 344
- [32] TDDB reliability assessments of 0. 13 μm Cu/low-k interconnects fabricated with PECVD low-k materials 2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 338 - 342
- [34] On the multiscale finite element analysis for interfacial fracture in Cu/low-k interconnects IPACK 2007: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2007, VOL 1, 2007, : 79 - 85
- [35] Novel thin film polymer foaming technique for low and ultra low-k dielectrics ICSD '01: PROCEEDINGS OF THE 2001 IEEE 7TH INTERNATIONAL CONFERENCE ON SOLID DIELECTRICS, 2001, : 187 - 190
- [38] Challenges in Cu/Low-K integration IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 313 - 316
- [39] Process and materials considerations for Pb-free flip chip packaging of 65nm Cu/low-k device EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 336 - 339
- [40] A study of the characteristics of SiOC low-k thin film used with a DMDMOS precursor JOURNAL OF CERAMIC PROCESSING RESEARCH, 2011, 12 : S143 - S146