Automatic tool for test set generation and DfT assessment in analog circuits

被引:3
|
作者
Zilch, Lucas B. [1 ]
Lubaszewski, Marcelo S. [1 ]
Balen, Tiago R. [1 ]
机构
[1] PGMICRO UFRGS, Grad Program Microelect, Porto Alegre, RS, Brazil
关键词
Analog and mixed-signal testing; Automatic test vector generation; Fault injection; Fault coverage; Design-for-testability; ATPG;
D O I
10.1007/s10470-022-02039-6
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a low cost automatic test generation tool for structural analog testing. With the spice netlist and technology models of the circuit to be tested, a fault list is generated, considering a defect modeling provided by the user. The tool interacts with a spice simulator, simulating the fault-free and faulty circuits. The test development considers DC, AC (single tone) and transient (step) stimuli applied at the primary circuit inputs, computing the obtained fault coverage when taking different circuit nodes as observation points. The final test set determination relies on a fault dictionary that helps maximizing the fault coverage, at the same time as minimizing the test application. Since different circuit nodes are observed during the fault simulation campaign, this tool also helps the test developers and designers on defining Design-for-Testability strategies to increase fault detection by covering the undetected faults identified. The feasibility of the proposed method and the applicability of the tool are demonstrated with two case-studies, consisting in fully-differential integrated filters designed on a commercial 180 nm process. Results show that fault coverages near to 95% are obtained in both case-studies while requiring small test sequences with simple parametric measurements.
引用
收藏
页码:277 / 287
页数:11
相关论文
共 50 条
  • [1] Automatic tool for test set generation and DfT assessment in analog circuits
    Lucas B. Zilch
    Marcelo S. Lubaszewski
    Tiago R. Balen
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 277 - 287
  • [2] Dynamic test set generation for analog circuits and systems
    Huynh, S
    Kim, SW
    Soma, M
    Zhang, JY
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 360 - 365
  • [3] AUTOMATIC TEST GENERATION TECHNIQUES FOR ANALOG CIRCUITS AND SYSTEMS - REVIEW
    DUHAMEL, P
    RAULT, JC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1979, 26 (07): : 411 - 440
  • [4] Automatic test generation for maximal diagnosis of linear analog circuits
    Mir, S
    Lubaszewski, M
    Kolarik, V
    Courtois, B
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 254 - 258
  • [5] Automatic Structural Test Generation for Analog Circuits using Neural Twins
    Talukdar, Jonti
    Chaudhuri, Arjun
    Bhattacharya, Mayukh
    Chakrabarty, Krishnendu
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 145 - 154
  • [6] Automatic test generation of linear analog circuits under parameter variations
    Shi, CJR
    Tian, MW
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 501 - 506
  • [7] Automatic test generation for analog circuits using compact test transfer function models
    Sahu, B
    Chatterjee, A
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 405 - 410
  • [8] A Versatile Test Set Generation Tool for Structural Analog Circuit Testing
    Zilch, Lucas B.
    Lubaszewski, Marcelo S.
    Balen, Tiago R.
    34TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2021), 2021,
  • [9] Automatic generation of test infrastructures for analog integrated circuits by controllability and observability co-optimization
    Coyette, Anthony
    Esen, Baris
    Dobbelaere, Wim
    Vanhooren, Ronny
    Gielen, Georges
    INTEGRATION-THE VLSI JOURNAL, 2016, 55 : 393 - 400
  • [10] Universal test set generation for CMOS circuits
    Natl Chiao Tung Univ, Hsinchu, Taiwan
    J Electron Test Theory Appl JETTA, 3 (313-323):